JAJSMR0 August 2021 TPS25860-Q1 , TPS25862-Q1
PRODUCTION DATA
NAME | NO. | TYPE (1) | DESCRIPTION |
---|---|---|---|
VSET | 1 | A | Output Voltage Setting. Short to GND to set the 5.17-V output voltage. Float or pull up to VSENSE to set 5.1-V output voltage. Tie to GND through a 40.2-KΩ resistor to set 5.3-V output voltage. Tie to GND through a 80.6-KΩ resistor to set 5.4-V output voltage. |
TS | 2 | A | Temperature Sense terminal. Connect the TS input to the NTC thermistor. |
BIAS | 3 | P | Input of internal bias supply. Must connect to the SENSE pin directly. Power the internal circuit. |
PA_DP | 4 | A | D+ data line. Connect to USB Port A connector. |
PA_DM | 5 | A | D- data line. Connect to USB Port A connector. |
AGND | 6 | P | Analog ground terminal. Connect AGND to PGND. |
PA_CC1 | 7 | A | Connect to Type-C Port A CC1 pin. Analog Input/Output |
PA_CC2 | 8 | A | Connect to Type-C Port A CC2 pin. Analog Input/Output |
ILIM | 9 | A | Current Limit program. Connect a resistor to set the current limit threshold. Short to GND to set the default 3.55-A current limit for Port A, and 2.84-A current limit for Port B. |
PA_BUS | 10 | P | Port A BUS output |
SENSE | 11 | P | Output Voltage Sensing. External load on this pin is strictly prohibited. Connect to the other side of the external inductor. |
PB_BUS | 12 | P | Port B BUS output |
OUT | 13 | P | Output pin. Provide 5.1-V voltage to power external load with max 200-mA capability. The voltage follows the VSET setting. |
NC | 14 | A | Makes no electrical connection. |
CFG | 15 | A | Configuration pin. For internal circuit, must connect a 5.1-KΩ resistor to AGND. |
PGND | 16, 24, 25 | P | Power Ground terminal. Connected to the source of LS FET internally. Connect to system ground, AGND, and the ground side of the CIN and COUT capacitors. The path to CIN must be as short as possible. |
PB_DM | 17 | A | D- data line. Connect to USB port B connector. |
PB_DP | 18 | A | D+ data line. Connect to USB port B connector. |
FREQ/ SYNC | 19 | A | Switching Frequency Program and External Clock Input. Connect a resistor from FREQ to GND to set the switching frequency. |
EN/UV | 20 | A | Enable pin. Precision enable controls the regulator switching action and type-C. Do not float. High = on, Low = off. Can be tied to SENSE directly. Precision enable input allows adjustable UVLO by external resistor divider if tie to IN pin. |
BOOT | 21 | P | Bootstrap capacitor connection. Internally, the BOOT is connected to the cathode of the boost-strap diode. Connect the 0.1-μF bootstrap capacitor from SW to BOOT |
IN | 22 | P | Input power. Connected to external DC supply. Expected range of bypass capacitors is 1 μF to 10 μF, connect from IN to PGND. Can withstand up to 36 V without damage but operating is suspended if VIN is above the 26-V OVP threshold. |
SW | 23 | P | Switching output of the regulator. Internally connected to source of the HS FET and drain of the LS FET. Connect to output inductor. |
NAME | NO. | TYPE (1) | DESCRIPTION |
---|---|---|---|
VSET | 1 | A | Output Voltage Setting. Short to GND to set the 5.17-V output voltage. Float or pull up to VSENSE to set 5.1-V output voltage. Tie to GND through a 40.2-KΩ resistor to set 5.3-V output voltage. Tie to GND through a 80.6-KΩ resistor to set 5.4-V output voltage. |
TS | 2 | A | Temperature Sense terminal. Connect the TS input to the NTC thermistor. |
BIAS | 3 | P | Input of internal bias supply. Must connect to the SENSE pin directly. Power the internal circuit. |
PA_FAULT | 4 | A | USB Port A Fault Indication. /PA_FAULT indicates overcurrent on PA_BUS or overtemperature conditions. /PA_FAULT is an open drain in normal conditions. Pull /PA_FAULT low during fault conditions. |
PA_EN | 5 | A | USB Port A Enable pin. To control the USB port A channel load switch ON/OFF. When pull-low, the pin turns off the port A USB power and CC1/2 current and voltage. When pull-high, the pin turns on the port A USB power and CC1/2 current and voltage. Can be tied to SENSE directly to automatically turn on USB port. |
AGND | 6 | P | Analog ground terminal. Connect AGND to PGND. |
PA_CC1 | 7 | A | Connect to Type-C Port A CC1 pin. Analog Input/Output. |
PA_CC2 | 8 | A | Connect to Type-C Port A CC2 pin. Analog Input/Output. |
ILIM | 9 | A | Current Limit program. Connect a resistor to set the current limit threshold. Short to GND to set the default 3.55-A current limit for Port A, and 2.84-A current limit for Port B. |
PA_BUS | 10 | P | Port A BUS output |
SENSE | 11 | P | Output Voltage Sensing, external load on this pin is strictly prohibited. Connect to the other side of the external inductor. |
PB_BUS | 12 | P | Port B BUS output |
OUT | 13 | P | Output pin. Provide 5.1-V voltage to power external load with max 200-mA capability. The voltage follows the VSET setting. |
NC | 14 | A | Makes no electrical connection. |
CFG | 15 | A | Configuration pin. For internal circuit, must connect a 5.1-KΩ resistor to AGND. |
PGND | 16, 24, 25 | P | Power Ground Terminal. Connected to the source of LS FET internally. Connect to system ground, AGND, and the ground side of CIN and COUT capacitors. Path to CIN must be as short as possible. |
PB_EN | 17 | A | USB Port B Enable pin. To control the USB port B channel load switch ON/OFF. When pull-low, the pin turns off the port B USB power. When pull-high, the pin turns on the port B USB power. Can be tied to SENSE directly to automatically turn on USB port. |
PB_FAULT | 18 | A | USB Port B Fault Indication. /PB_FAULT indicates overcurrent on PB_BUS or overtemperature conditions. /PB_FAULT is an open drain in normal conditions. Pull /PB_FAULT low during fault conditions. |
FREQ/ SYNC | 19 | A | Switching Frequency Program and External Clock Input. Connect a resistor from FREQ to GND to set the switching frequency. |
EN/UV | 20 | A | Enable pin. Precision enable controls the regulator switching action and type-C. Do not float. High = on, Low = off. Can be tied to SENSE directly. Precision enable input allows adjustable UVLO by external resistor divider if tie to IN pin. |
BOOT | 21 | P | Bootstrap capacitor connection. Internally, the BOOT is connected to the cathode of the bootstrap diode. Connect the 0.1-μF bootstrap capacitor from SW to BOOT. |
IN | 22 | P | Input power. Connected to external DC supply. Expected range of bypass capacitors is 1 μF to 10 μF. Connect from IN to PGND. Withstand up to 36 V without damage but operating is suspended if VIN is above the 26-V OVP threshold. |
SW | 23 | P | Switching output of the regulator. Internally connected to source of the HS FET and drain of the LS FET. Connect to output inductor. |