JAJSRQ0A October   2023  – February 2024 TPS274C65CP

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Pin Diagrams
      2. 8.3.2 Programmable Current Limit
      3. 8.3.3 Protection Mechanisms
        1. 8.3.3.1 Over-current Protection
        2. 8.3.3.2 Short-Circuit Protection
          1. 8.3.3.2.1 VS During Short-to-Ground
        3. 8.3.3.3 Thermal Shutdown Behavior
        4. 8.3.3.4 Inductive-Load Switching-Off Clamp
        5. 8.3.3.5 Inductive Load Demagnetization
        6. 8.3.3.6 Thermal Shutdown
        7. 8.3.3.7 Undervoltage Protection on VS (UVP)
        8. 8.3.3.8 Undervoltage Lockout on Low Voltage Supply (VDD_UVLO)
        9. 8.3.3.9 Power-Up and Power-Down Behavior
      4. 8.3.4 Diagnostic Mechanisms
        1. 8.3.4.1 Fault Indication
        2. 8.3.4.2 Short-to-Battery and Open-Load Detection
    4. 8.4 Device Functional Modes
      1. 8.4.1 Off
      2. 8.4.2 Active
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 IEC 61000-4-5 Surge
        2. 9.2.2.2 Loss of GND
        3. 9.2.2.3 Paralleling Channels
      3. 9.2.3 Application Curves
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 Related Documentation
    2. 10.2 ドキュメントの更新通知を受け取る方法
    3. 10.3 サポート・リソース
    4. 10.4 Trademarks
    5. 10.5 静電気放電に関する注意事項
    6. 10.6 用語集
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Thermal Shutdown Behavior

Figure 8-8 shows the thermal shutdown behavior when LATCH pin is high. As shown, the switch clamps the current until it hits thermal shutdown, and then the device will remain latched off until the EN or LATCH pin toggles. Although the device is configured in latched condition, there is an internal tRETRY period. ST pin will remain low and output will remain OFF even when EN or LATCH toggled within the tRETRY period.

GUID-20210606-CA0I-3CLK-TBVR-VF9TFMZ12TGW-low.svg Figure 8-8 Thermal Shutdown – Latched Behavior

Figure 8-9 shows the behavior with LATCH pin low (auto-retry mode). hence, the switch will retry after the fault is cleared and tRETRY has expired.

GUID-20210606-CA0I-V7JH-JKFQ-NDW9MFFK7BD7-low.svg Figure 8-9 Thermal Shutdown - Auto-retry Behavior