JAJSPJ9 December   2022 TPS3435

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. デバイスの比較
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Switching Characteristics
    8. 7.8 Timing Diagrams
    9. 7.9 Typical Characteristics
  8. 詳細説明
    1. 8.1 Overview
    2. 8.2 Functional Block Diagrams
    3. 8.3 Feature Description
      1. 8.3.1 Timeout Watchdog Timer
        1. 8.3.1.1 tWD Timer
        2. 8.3.1.2 Watchdog Enable Disable Operation
        3. 8.3.1.3 tSD Watchdog Start Up Delay
        4. 8.3.1.4 SET Pin Behavior
      2. 8.3.2 Manual RESET
      3. 8.3.3 WDO Output
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Output Assert Delay
        1. 9.1.1.1 Factory-Programmed Output Assert Delay Timing
        2. 9.1.1.2 Adjustable Capacitor Timing
      2. 9.1.2 Watchdog Timer Functionality
        1. 9.1.2.1 Factory-Programmed Timing Options
        2. 9.1.2.2 Adjustable Capacitor Timing
    2. 9.2 Typical Applications
      1. 9.2.1 Design 1: Monitoring a Standard Microcontroller for Timeouts
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1 Setting the Watchdog Timeout Period
          2. 9.2.1.2.2 Setting Output Assert Delay
          3. 9.2.1.2.3 Setting the Startup Delay
          4. 9.2.1.2.4 Calculating the WDO Pullup Resistor
        3. 9.2.1.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 ドキュメントの更新通知を受け取る方法
    2. 12.2 サポート・リソース
    3. 12.3 Trademarks
    4. 12.4 静電気放電に関する注意事項
    5. 12.5 用語集
  13. 13Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics

At 1.04 V ≤ VDD ≤ 6 V, MR = Open, WDO pull-up resistor (Rpull-up) = 100 kΩ to VDD, output load (CLOAD) = 10 pF and over operating free-air temperature range –40℃ to 125℃, unless otherwise noted. VDD ramp rate ≤ 1 V/µs. Typical values are at TA = 25℃
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
COMMON PARAMETERS
VDD Input supply voltage Active LOW output 1.04 6 V
IDD Supply current into VDD pin (1) TA = –40℃ to 85℃  0.25 0.8 µA
0.25 3
VIL Low level input voltage WD–EN, WDI, SETx, MR(3) 0.3VDD V
VIH High level input voltage WD–EN, WDI, SETx, MR(3) 0.7VDD V
RMR Manual reset internal pull-up resistance 100
WDO (Open-drain active-low)
VOL Low level output voltage
 
VDD =1.5 V
IOUT(Sink) = 500 µA
300 mV
VDD = 3.3 V
IOUT(Sink) = 2 mA
300
Ilkg(OD) Open-Drain output leakage current VDD = VPULLUP = 6V
TA = –40℃ to 85℃
10 30 nA
VDD = VPULLUP = 6V 10 60 nA
WDO (Push-pull active-low)
VPOR Power on WDO voltage (5) VOH(min) = 0.8 VDD
Iout (source) = 15 µA
900 mV
VOL Low level output voltage
 
VDD = 1.5 V
IOUT(Sink) = 500 µA
300 mV
VDD = 3.3 V
IOUT(Sink) = 2 mA
300
VOH High level output voltage
 
VDD = 1.8 V
IOUT(Source) = 500 µA
0.8VDD V
VDD = 3.3 V
IOUT(Source) = 500 µA
0.8VDD
VDD = 6 V
IOUT(Source) = 2 mA
0.8VDD
If the logic signal driving MR is less than VDD, then additional current flows into VDD and out of MR.
VPOR is the minimum VDD voltage level for a controlled output state