JAJSK37E october   2020  – august 2023 TPS37

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Revision History
  6. Device Comparison
  7. Pin Configuration and Functions
  8. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Timing Requirements
    7. 7.7 Timing Diagrams
    8. 7.8 Typical Characteristics
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Input Voltage (VDD)
        1. 8.3.1.1 Undervoltage Lockout (VPOR < VDD < UVLO)
        2. 8.3.1.2 Power-On Reset (VDD < VPOR )
      2. 8.3.2 SENSE
        1. 8.3.2.1 SENSE Hysteresis
      3. 8.3.3 Output Logic Configurations
        1. 8.3.3.1 Open-Drain
        2. 8.3.3.2 Push-Pull
        3. 8.3.3.3 Active-High (RESET)
        4. 8.3.3.4 Active-Low (RESET)
      4. 8.3.4 User-Programmable Reset Time Delay
        1. 8.3.4.1 Reset Time Delay Configuration
      5. 8.3.5 User-Programmable Sense Delay
        1. 8.3.5.1 Sense Time Delay Configuration
      6. 8.3.6 Manual RESET (CTR1 / MR) and (CTR2 / MR) Input
  10. Device Functional Modes
  11. 10Application and Implementation
    1. 10.1 Adjustable Voltage Thresholds
      1. 10.1.1 Application Curves
    2. 10.2 Application Information
      1. 10.2.1 Typical Application
        1. 10.2.1.1 Design 1: High Voltage – Fast AC Signal Monitoring For Power Fault Detection
          1. 10.2.1.1.1 Design Requirements
          2. 10.2.1.1.2 Detailed Design Procedure
    3. 10.3 Power Supply Recommendations
      1. 10.3.1 Power Dissipation and Device Operation
    4. 10.4 Layout
      1. 10.4.1 Layout Guidelines
      2. 10.4.2 Layout Example
      3. 10.4.3 Creepage Distance
  12. 11Device and Documentation Support
    1. 11.1 Device Nomenclature
    2. 11.2 サポート・リソース
    3. 11.3 Trademarks
    4. 11.4 静電気放電に関する注意事項
    5. 11.5 用語集

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Device Functional Modes

Table 9-1 Undervoltage Detect Functional Mode Truth Table
DESCRIPTION SENSE CTR (1) / MR PIN VDD PIN OUTPUT (2)
(RESET PIN)
PREVIOUS CONDITION CURRENT CONDITION
Normal Operation SENSE > VITN(UV) SENSE > VITN(UV) Open or capacitor connected VDD > VDD(MIN) High
Undervoltage Detection SENSE > VITN(UV) SENSE < VITN(UV) Open or capacitor connected VDD > VDD(MIN) Low
Undervoltage Detection SENSE < VITN(UV) SENSE > VITN(UV) Open or capacitor connected VDD > VDD(MIN) Low
Normal Operation SENSE < VITN(UV) SENSE > VITN(UV) + HYS Open or capacitor connected VDD > VDD(MIN) High
Manual Reset SENSE > VITN(UV) SENSE > VITN(UV) Low VDD > VDD(MIN) Low
UVLO Engaged SENSE > VITN(UV) SENSE > VITN(UV) Open or capacitor connected VPOR < VDD < VDD(MIN) Low
Below VPOR, Undefined Output SENSE > VITN(UV) SENSE > VITN(UV) Open or capacitor connected VDD < VPOR Undefined
Reset time delay is ignored in the truth table.
Open-drain active low output requires an external pull-up resistor to a pull-up voltage.
Table 9-2 Overvoltage Detect Functional Mode Truth Table
DESCRIPTION SENSE CTR (1) / MR PIN VDD PIN OUTPUT (2)
(RESET PIN)
PREVIOUS CONDITION CURRENT CONDITION
Normal Operation SENSE < VITN(OV) SENSE < VITN(OV) Open or capacitor connected VDD > VDD(MIN) High
Overvoltage Detection SENSE < VITN(OV) SENSE > VITN(OV) Open or capacitor connected VDD > VDD(MIN) Low
Overvoltage Detection SENSE > VITN(OV) SENSE < VITN(OV) Open or capacitor connected VDD > VDD(MIN) Low
Normal Operation SENSE > VITN(OV) SENSE < VITN(OV) - HYS Open or capacitor connected VDD > VDD(MIN) High
Manual Reset SENSE < VITN(OV) SENSE < VITN(OV) Low VDD > VDD(MIN) Low
UVLO Engaged SENSE < VITN(OV) SENSE < VITN(OV) Open or capacitor connected VPOR < VDD < UVLO Low
Below VPOR, Undefined Output SENSE < VITN(OV) SENSE < VITN(OV) Open or capacitor connected VDD < VPOR Undefined
Reset time delay is ignored in the truth table.
Open-drain active low output requires an external pull-up resistor to a pull-up voltage.