SNVSCN2 September 2024 TPS37100-Q1
ADVANCE INFORMATION
PIN | TPS37100-Q1 | TPS37102-Q1 | I/O | DESCRIPTION |
---|---|---|---|---|
NAME | NO. | NO. | ||
VDD | 1 | 1 | I | Input Supply Voltage: Supply voltage pin. For noisy systems, bypass with a 0.1µF capacitor to GND. |
SENSE | 3 | 3 | I | Sense Voltage: Connect this pin to the supply rail that must be monitored. See Section 7.3.2 for more details.Sensing Topology: Overvoltage (OV) or Undervoltage (UV) or Window (OV + UV) |
OUT A | 5 | 5 | O | Output A 105V output: OUT A asserts varies on configuration as denoted by in Section 4.For window or OV only variants, OUT A asserts for overvoltage faults. For UV only variants, OUT A asserts for undervoltage faults. See Section 7.3.2 for more details on overvoltage and undervoltage behavior.The active low open-drain output requires an external pullup resistor. See Section 7.3.3 for more details on open-drain output.Output topology: Open-Drain Active-Low |
OUT B | 7 | 7 | O | Output B 5.5V output: OUT B asserts varies on configuration as denoted by in Section 4.For window or UV only variants, OUT B asserts for undervoltage faults. For OV only variants, OUT B asserts for overvoltage faults. See Section 7.3.2 for more details on overvoltage and undervoltage behavior.The active low open-drain output requires an external pullup resistor. See Section 7.3.3 for more details on open-drain output.Output topology: Open-Drain Active-Low |
BIST | - | 8 | O | Built-In Self-Test: BIST asserts when a logic high input occurs on the BIST_EN pin, this initiates the internal BIST testing. BIST recovers after tBIST to signify BIST completed successfully. BIST remains asserted for a time period longer than tBIST if there is a failure during BIST. BIST active-low open-drain output requires an external pullup resistor. See Section 7.3.7 for more details. |
GND | 9 | 9 | - | Ground. All GND pins must be electrically connected to the board ground. |
AOUT | 10 | 10 | O | Analog Out: Output of AOUT is a scaled voltage from the SENSE pin. Devices with AEN pin can enable or disable Analog Out. Devices without AEN pin cannot disable Analog Out.A 0.1µF is required at VOUT for output stability. See Section 7.3.6 for more details. |
AEN | 11 | - | I | Analog Out Enable: Enables or disables the AOUT pin. A logic high input enables the AOUT. A logic low disables AOUT. AEN pin has an internal 100kΩ pulldown resistor. |
BIST_EN | - | 11 | I | Built-in Self-test Enable and Latch Clear: A logic high input must occur on the BIST_EN to initate BIST. For variants with latch enabled in the configuration as denoted by in Section 4, BIST_EN enables or disables a latch on OUT A. See Section 7.3.3.3 for more details. |
CTR | 12 | 12 | - | Release Time Delay: User-programmable release time delay for CTR enabled outputs OUT A and OUT B. Connect an external capacitor for adjustable time delay or leave the pin floating for the shortest delay. See Section 7.3.4 for more details. |
CTS | 13 | 13 | - | SenseTime Delay: User-programmable sense time delay for for CTS enabled outputs OUT A and OUT B. Connect an external capacitor for adjustable time delay or leave the pin floating for the shortest delay when CTS is enabled. See Section 7.3.5 for more details. |
NC | 2, 4, 6, 8, 14 | 2, 4, 6, 14 | - | NC stands for “No Connect.” The pins are to be left floating. |