A. The timing diagram assumes the open-drain output RESET pin is connected via an external pull-up resistor to VDD.
B. Be advised that Figure 8-1 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (tCTR) time.
C. RESET is asserted when VDD goes below the UVLO(MIN) threshold after the time delay, tCTR, is reached.
Figure 8-1 SENSE Undervoltage (UV) Timing Diagram
A. The timing diagram assumes the open-drain output RESET pin is connected via an external pull-up resistor to VDD.
B. Be advised that Figure 8-2 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (tCTR) time.
C. RESET is asserted when VDD goes below the UVLO(MIN) threshold after the time delay, tCTR, is reached.