JAJSDD3B June 2017 – January 2019 TPS53681
PRODUCTION DATA.
By default, the second rail of the TPS53681 is configured for two-phase operation. Two NVM bits, CHB_2PH and CHB_3PH control the number of phases available to channel B. The CHB_2PH bit is found in MFR_SPECIFIC_13 (bit 12), and the CHB_3PH bit is found in USER_DATA_11. See Table 3 below, which describes these bit settings, versus phase configuration for channel B. Refer to the accompanying Technical Reference Manual for a register map of MFR_SPECIFIC_13 and USER_DATA_11. Refer to Current Sense Inputs for Active Phases for information about pin configuration of CSP signals for various channel B phase configuration settings.
Channel B Phases | CHB_2PH
MFR_SPECIFIC_13[PAGE0][12] USER_DATA_11[PAGE0][9] |
CHB_3PH
USER_DATA_11[PAGE0][9] |
---|---|---|
1 | 1b | 0b |
2 | 0b | 0b |
3 | 0b | 1b |