JAJSH64B November 2012 – April 2019 TPS53819A
PRODUCTION DATA.
PIN | I/O(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
ADDR | 16 | I | PMBus address configuration. Connect this pin to a resistor divider between VREG and GND to program different address settings. (See Table 2 for details.) |
ALERT | 3 | O | Open-drain alert output for the PMBus interface. |
DRVH | 11 | O | High-side MOSFET floating driver output that is referenced to SW node. The gate drive voltage is defined by the voltage across bootstrap capacitor between VBST and SW. |
DRVL | 10 | O | Synchronous MOSFET driver output that is referenced to GND. The gate drive voltage is defined by VREG voltage. |
EN | 14 | I | Enable pin that can turn on the DC/DC switching converter. EN pin works in conjunction with the CP bit in PMBus ON_OFF_CONFIG register. |
FB | 6 | I | Output voltage feedback input. Connect this pin to a resistor divider between output voltage and GND. |
GND | 7 | G | Ground pin. |
PGOOD | 15 | O | Open drain power good status signal. Provides start-up delay time after FB voltage falls within specified limits. After FB voltage goes out of specified limits, PGOOD goes low within 2 µs. |
SCL | 1 | I | Clock input for the PMBus interface. |
SDA | 2 | I/O | Data I/O for the PMBus interface. |
SW | 12 | P | Output switching terminal of power converter. Connect this pin to the output inductor. |
TRIP | 4 | I/O | OCL detection threshold setting pin. A 10-µA current with a TC of 4700ppm/°C is sourced out of the TRIP pin and is used to set the OCL trip voltage as follows:
VOCL= VTRIP/8 and ( VTRIP ≤ 3 V, VOCL ≤ 375 mV) |
VBST | 13 | P | Supply rail for high-side gate driver (boost terminal). Connect bootstrap capacitor from this pin to SW node. Internally connected to VREG via bootstrap PMOS switch. |
VDD | 8 | P | Controller power supply input. |
VO | 5 | I | Output voltage. |
VREG | 9 | P | 5-V low-drop-out (LDO) output. Supplies the internal analog and driver circuitry. |