JAJSLZ0A May 2023 – February 2024 TPS543A22
PRODUCTION DATA
Pin | Type(1) | Description | |
---|---|---|---|
Name | No. | ||
AGND | 1 | — | Ground return for internal analog circuits |
VCC |
2 | I | Supply for analog control circuitry. Connect a 10-Ω resistor from VDRV to this pin and bypass with a 0.1-μF capacitor to AGND. |
VDRV | 3 | O | Internal 5-V regulator output and internal connection to drivers. Bypass these pins with a 2.2-μF capacitor to PGND. See Section 6.3.2. |
VIN | 4, 9 | I | Input power to the power stage. Low impedance bypassing of these pins to PGND is critical. A 1-μF capacitor from each VIN to PGND close to the IC is required. |
PGND | 5, 8, 16, 17 | — | Ground return for the power stage. This pin is internally connected to the source of the low-side MOSFET. |
SW | 6 | O | Switch node of the converter. Connect this pin to the output inductor. |
BOOT | 7 | I | Supply for the internal high-side MOSFET gate driver. Connect a capacitor from this pin to SW. |
EN | 10 | I | Enable pin. Float or tie high to enable, or enable and disable with an external signal, or adjust the input undervoltage lockout with a resistor divider. See Section 6.3.3. |
PG | 11 | O | Open-drain power-good indicator. See Section 6.3.10. |
SYNC/FSEL | 12 | I | Frequency select and external clock synchronization. A resistor to ground sets the switching frequency of the device. An external clock can also be applied to this pin to synchronize the switching frequency. See Section 6.3.5.3. |
MSEL | 13 | I | A resistor to ground selects the current limit, soft-start rate, and PWM ramp amplitude. See Section 6.3.9. |
GOSNS | 14 | I | Ground sense return and input to the differential remote sense amplifier |
FB | 15 | I | Feedback pin and input to the differential remote sense amplifier for output voltage regulation. Connect this pin to the midpoint of a resistor divider to set the output voltage. See Section 6.3.6. |