JAJSP58 September 2022 TPS544C26
ADVANCE INFORMATION
CMD Address | 50h |
Write Transaction: | Write Byte |
Read Transaction: | Read Byte |
Format: | Unsigned Binary (1 byte) |
NVM Backup: | EEPROM |
Updates: | On-the-fly |
The (50) OT_FAULT_RESPONSE command instructs the device on what action to take in response to an overtemperature fault. Upon triggering the overtemperature fault, the device responds per the RESTART bit in this register, and sets the OTF_PROG bit in the (7Dh) STATUS_TEMPERATURE register. Due to the lack of an I2C alert pin, the device does not have a way to notify the host.
Return to Supported I2C and Default Values.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
R | R | R | R | R/W | R | R | R |
Reserved | RESTART | Reserved |
LEGEND: R/W = Read/Write; R = Read only |
Bit | Field | Access | Reset | Description |
---|---|---|---|---|
7:4 | Reserved | R | 0000b | Not used and always set to 0. |
3 | RESTART | R/W | NVM | This bit selects the response to a
programmable OT fault condition 0b: Latch-off after the fault. A VCC power cycle or EN toggle can restart the power conversion. 1b: Automatically restart after a delay of 56 ms, without limitation on the number of restart attempts. |
2:0 | Reserved | R | 000b | Not used and always set to 0. |