JAJSP58 September 2022 TPS544C26
ADVANCE INFORMATION
CMD Address | 64h |
Write Transaction: | Write Byte |
Read Transaction: | Read Byte |
Format: | Unsigned Binary (1 byte) |
NVM Backup: | EEPROM |
Updates: | On-the-fly |
The TOFF_DELAY command sets the time, in milliseconds, from when a stop condition is received (as programmed by the (02h) ON_OFF_CONFIG command) until the device starts the soft-stop operation. When the soft-stop feature is disabled through the EN_SOFT_STOP bit in (A0h) SYS_CFG_USER1 register, the TOFF_DELAY time is automatically set to 0 ms, thus the device stops switching (tri-state power FETs) immediately when a stop condition is received.
Return to Supported I2C and Default Values.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
R | R | R | R | R | R | R/W | R/W |
Reserved | TOFF_DELAY |
LEGEND: R/W = Read/Write; R = Read only |
Bit | Field | Access | Reset | Description |
---|---|---|---|---|
7:2 | Reserved | R | 000000b | Not used and always set to 0. |
1:0 |
TOFF_DELAY |
R/W |
NVM |
These bits select
the turn-off delay options before starting
soft-stop operation. When soft-stop feature is
disabled the TOFF_DELAY is automatically set to 0
ms. 00b: TOFF_DELAY time = 0 ms 01b: TOFF_DELAY time = 1 ms 10b: TOFF_DELAY time = 1.5 ms 11b: TOFF_DELAY time = 2 ms |