JAJSIO4A February 2020 – September 2020 TPS546A24A
PRODUCTION DATA
The TPS546A24A device uses an average current-mode control architecture with independently programmable current error integration and voltage error integration loops. This architecture provides similar performance to peak current-mode control without restricting the minimum on-time or minimum-off time control, allowing the gain selection of the current loop to effectively set the slope compensation. For help selecting compensation values, customers can use the TPS546x24A Compensation and Pin-Strap Resistor Calculator design tool.