JAJSRI4 December 2024 TPS546B26
PRODUCTION DATA
The pin-strapping table for PMB_ADDR is shown below. The PMBus address used can be sourced from PMBus register PMBus_ADDR instead of pin-strapping, depending on the state of the OVRD_PMB_ADDR bit in the PIN_DETECT_OVERRIDE register. When pin-strapping is used as the source of PMBus address, the contents of PMBus_ADDR indicating PMBus address (bits [14:8]) are updated with the pin-strapped values.
The table below shows the valid PMBus address configurations for primary and secondary devices through pin-strap.
| RESISTOR (kΩ) | PRIMARY STACK NUMBER | MODE | COMMON ADDRESS |
|---|---|---|---|
| < 1.78 | Primary Device - 1 Phase | FCCM | 11h |
| 2.21 | 12h | ||
| 2.74 | 13h | ||
| 3.32 | DCM | 14h | |
| 4.02 | 15h | ||
| 4.87 | 16h | ||
| 5.9 | FCCM | 17h | |
| 7.32 | 18h | ||
| 9.09 | 19h | ||
| 11.3 | DCM | 1Ah | |
| 14.3 | 1Bh | ||
| 18.2 | 1Ch |