JAJSM99A July 2021 – July 2021 TPS548B27
PRODUCTION DATA
NAME | NO. | I/O(1) | DESCRIPTION |
---|---|---|---|
BOOT | 19 | I/O | Supply rail for the high-side gate driver (boost terminal). Connect the bootstrap capacitor from this pin to SW node. |
AGND | 1 | G | Ground pin. Reference point for the internal control circuits |
TRIP | 2 | I/O | Current limit setting pin. Connect a resistor to AGND to set the current limit trip point. ±1% tolerance resistor is highly recommended. See Section 7.3.9 for details on the OCL setting. |
MODE | 3 | I | The MODE pin sets the Forced Continuous Conduction mode (FCCM) or Skip mode operation. It also selects the operating frequency by connecting a resistor from the MODE pin to AGND. ±1% tolerance resistor is recommended. See Table 7-1 for details. |
SS/REFIN | 4 | I/O | Dual-function pin Soft-start function: Connecting a capacitor to the VSNS– pin programs the soft-start time. Minimum soft-start time (1.5 ms) is fixed internally. A minimum 1-nF capacitor is required for this pin to avoid overshoot during the charge of the soft-start capacitor. REFIN function: The device always looks at the voltage on this SS/REFIN pin as the reference for the control loop. The internal reference voltage can be overridden by an external DC voltage source on this pin for tracking application. |
VSNS– | 5 | I | The return connection for a remote voltage sensing configuration. It is also used as ground for the internal reference. Short to AGND for a single-end sense configuration. |
FB | 6 | I | Output voltage feedback input. A resistor divider from VOUT to VSNS– (tapped to FB pin) sets the output voltage. |
EN | 7 | I | Enable pin (EN). The Enable pin turns the DC/DC switching converter on or off. Floating the EN pin before start-up disables the converter. The maximum recommended operating condition for the EN pin is 5.5 V. Do not connect the EN pin to the VIN pin directly. |
PGOOD | 8 | O | Open-drain power-good status signal. When FB voltage moves outside the specified limits, PGOOD goes low after a 2-µs delay. |
VIN | 9,18 | P | Power-supply input pins for both integrated power MOSFET pair and the internal LDO. Place the decoupling input capacitors from the VIN pins to the PGND pins as close as possible. |
PGND | 10,11,12,13,14,15 | G | Power ground of the internal low-side MOSFET. At least six PGND vias are required to be placed as close as possible to the PGND pins. This minimizes parasitic impedance and lowers thermal resistance. |
VCC | 16 | I/O | Internal 3-V LDO output. An external bias with 3.3-V or higher voltage can be connected to this pin to save the power losses on the internal LDO. The voltage source on this pin powers both the internal circuitry and gate driver. Requires a 2.2-µF, at least 6.3-V, rating ceramic capacitor from the VCC pin to the PGND pins as the decoupling capacitor and the placement is required to be as close as possible. |
SW | 17 | O | Output switching terminal of the power converter. Connect this pin to the output inductor. |