JAJSJL4B August 2020 – March 2021 TPS62912 , TPS62913
PRODUCTION DATA
The external components have to fulfill the needs of the application, but also meet the stability criteria of the control loop of the device. The device is optimized to work within a range of external components, and can be optimized for the following:
Typical applications that have input voltages of ≤ 6 V use a 2.2-µH inductor with a 2.2-MHz switching frequency. Applications that have input voltages > 6 V can be optimized for efficiency using a 2.2-µH inductor with a 1-MHz switching frequency. In this case, the output voltage ripple doubles compared to the use of a 4.7-µH inductor, which is typically acceptable when powering high speed ADCs. Optimization for powering clock and PLL circuits that need a 3.3-V output use a 2.2-µH inductor with 2.2-MHz switching frequency, minimizing output voltage ripple and low frequency noise.
For the application cases that are not found in Table 8-2, there are two methods to design the TPS6291x circuit. Section 8.2.2.1 uses Webench to design the circuit automatically or the calculations in Section 8.2.2.2 can be used instead.
DESIGN GOAL | VIN | VOUT | FSW | INDUCTOR 2 | OUTPUT CAPACITORS 3 |
---|---|---|---|---|---|
Typical | 12 V(1) | ≤ 2.0 V(1) | 1 MHz | 2.2 µH | 3 × 22 µF, 10 V, 0805 |
Typical | 12 V | 2.0 V < VOUT ≤ 3.3 V | 1 MHz | 4.7 µH | 3 × 22 µF, 10 V, 0805 |
Typical | 12 V | > 3.3 V | 2.2 MHz | 2.2 µH | 1 × 47 µF, 1210 and 2 × 22 µF, 10 V, 0805 |
Higher Efficiency (with higher ripple and noise) | 12 V | 2.0 V < VOUT ≤ 3.3 V | 1 MHz | 2.2 µH4 | 3 × 22 µF, 10 V, 0805 |
Low ripple/noise PLL and Clock Supply | 12 V | 2.6 V ≤ VOUT ≤ 3.3 V | 2.2 MHz | 2.2 µH | 3 × 22 µF, 10V, 0805 |
Typical | 5 V | ≤ 3.3 V | 2.2 MHz | 2.2 µH | 3 × 22 µF, 10 V, 0805 |
Typical | 5 V | > 3.3V | 2.2 MHz | 2.2 µH | 1 × 47 µF, 1210 and 2 × 22 µF, 10 V, 0805 |
The second stage L-C filter is optional, as the device can be used without this filter to achieve below 20-μVRMS noise typically. A second stage filter is added to provide additional attenuation of the output ripple voltage. The output voltage is sensed after the second L-C filter by connecting the FB resistors to the second stage L-C filter capacitor. This provides remote sense, minimizing output voltage drop due to the ferrite bead. Refer to Table 8-3 for second stage L-C filter recommendations based on the output voltage.
VOUT (V) | FERRITE BEAD IMPEDANCE (AT 100 MHZ)(2) | OUTPUT CAPACITORS (1) |
---|---|---|
≤ 3.3 V | 8 to 20 Ω | 2 × 22 µF, 10 V, 0805 |
> 3.3 V | 8 to 20 Ω | 3 × 22 µF, 10 V, 0805 |