JAJSM97D June 2021 – August 2022 TPS62932 , TPS62933 , TPS62933F , TPS62933O , TPS62933P
PRODUCTION DATA
The TPS62933P and TPS62933O have a built-in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for start-up sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor to any voltage below 5.5 V. TI recommends a pullup resistor of 10 kΩ – 100 kΩ. The device can sink approximately 4 mA of current and maintain its specified logic low level. After the FB pin voltage is between 90% and 110% of the internal reference voltage (VREF) and after a deglitch time of 70 μs, the PG turns to high impedance status. The PG pin is pulled low after a deglitch time of 18 μs when FB pin voltage is lower than 85% of the internal reference voltage or greater than 115% of the internal reference voltage, or in events of thermal shutdown, EN shutdown, or UVLO conditions. VIN must remain present for the PG pin to stay low.
Device State | PG Logic Status | ||
---|---|---|---|
High Impedance | Low | ||
Enable (EN = High) | VFB does not trigger VPGTH | √ | |
VFB triggers VPGTH | √ | ||
Shutdown (EN = Low) | √ | ||
UVLO | 2.5 V < VIN < VUVLO | √ | |
Thermal shutdown | TJ > TSD | √ | |
Power supply removal | VIN < 2.5 V | √ |