JAJSM97D June 2021 – August 2022 TPS62932 , TPS62933 , TPS62933F , TPS62933O , TPS62933P
PRODUCTION DATA
Pin | Type(1) | Description | |
---|---|---|---|
Name | NO. | ||
RT | 1 | A | Frequency programming input. Float for 500 kHz, tie to GND for 1.2 MHz, or connect to an RT timing resistor. See Section 9.3.5 for details. |
EN | 2 | A | Enable input to the converter. Driving EN high or leaving this pin floating enables the converter. An external resistor divider can be used to implement an adjustable VIN UVLO function. |
VIN | 3 | P | Supply input pin to internal LDO and high-side FET. Input bypass capacitors must be directly connected to this pin and GND. |
GND | 4 | G | Ground pin. Connected to the source of the low-side FET as well as the ground pin for the controller circuit. Connect to system ground and the ground side of CIN and COUT. The path to CIN must be as short as possible. |
SW | 5 | P | Switching output of the convertor. Internally connected to the source of the high-side FET and drain of the low-side FET. Connect to the power inductor. |
BST | 6 | P | Bootstrap capacitor connection for high-side FET driver. Connect a high-quality, 100-nF ceramic capacitor from this pin to the SW pin. |
SS/PG | 7 | A | TPS62932, TPS62933, and TPS62933F soft-start control pin. An external capacitor connected to this pin sets the internal voltage reference rising time. See Section 9.3.7 for details. A minimum 6.8-nF ceramic capacitor must be connected at this pin, which sets the minimum soft-start time to approximately 1 ms. Do not float. |
A | TPS62933P and TPS62933O open-drain power good indicator, which is asserted low if output voltage is out of PG threshold, overvoltage, or if the device is under thermal shutdown, EN shutdown, or during soft start. | ||
FB | 8 | A | Output feedback input. Connect FB to the tap of an external resistor divider from the output to GND to set output voltage. |