JAJSF78L June 2006 – May 2018 TPS65023 , TPS65023B
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
I(q) | Operating quiescent current, PFM | All 3 DCDC converters enabled, zero load, and no switching, LDOs enabled | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
85 | 100 | μA | |
All 3 DCDC converters enabled, zero load, and no switching, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
78 | 90 | ||||
DCDC1 and DCDC2 converters enabled, zero load, and no switching, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
57 | 70 | ||||
DCDC1 converter enabled, zero load, and no switching, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
43 | 55 | ||||
II | Current into VCC; PWM | All 3 DCDC converters enabled and running in PWM, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
2 | 3 | mA | |
DCDC1 and DCDC2 converters enabled and running in PWM, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
1.5 | 2.5 | ||||
DCDC1 converter enabled and running in PWM, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
0.85 | 2 | ||||
I(q) | Quiescent current | All converters disabled, LDOs off | VCC = 3.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
23 | 33 | μA | |
VCC = 2.6 V, VBACKUP = 3 V;
V(VSYSIN) = 0 V |
3.5 | 5 | μA | ||||
VCC = 3.6 V, VBACKUP = 0 V;
V(VSYSIN) = 0 V |
43 | μA |