JAJSF78L June 2006 – May 2018 TPS65023 , TPS65023B
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VI | Input voltage range, VINDCDC1 | 2.5 | 6 | V | |||
IO | Maximum output current | 1700 | mA | ||||
I(SD) | Shutdown supply current in VINDCDC1 | DCDC1_EN = GND | 0.1 | 1 | μA | ||
rDS(on) | P-channel MOSFET on-resistance | VINDCDC1 = V(GS) = 3.6 V | 125 | 261 | mΩ | ||
Ilkg | P-channel leakage current | VINDCDC1 = 6 V | 2 | μA | |||
rDS(on) | N-channel MOSFET on-resistance | VINDCDC1 = V(GS) = 3.6 V | 130 | 260 | mΩ | ||
Ilkg | N-channel leakage current | V(DS) = 6 V | 7 | 10 | μA | ||
Forward current limit (P-channel and
N-channel) |
2.5 V < VI(MAIN) < 6 V | 1.94 | 2.19 | 2.44 | A | ||
fS | Oscillator frequency | 1.95 | 2.25 | 2.55 | MHz | ||
Fixed output voltage FPWMDCDC1 = 0 | All VDCDC1 | VINDCDC1 = 2.5 V to 6 V;
0 mA ≤ IO ≤ 1.7 A |
–2% | 2% | |||
Fixed output voltage FPWMDCDC1 = 1 | VINDCDC1 = 2.5 V to 6 V;
0 mA ≤ IO ≤ 1.7 A |
–1% | 1% | ||||
Adjustable output voltage with resistor divider at DEFDCDC1; FPWMDCDC1 = 0 | VINDCDC1 = VDCDC1 + 0.5 V (min 2.5 V) to 6 V; 0 mA ≤ IO ≤ 1.7 A | –2% | 2% | ||||
Adjustable output voltage with resistor divider at DEFDCDC1; FPWMDCDC1 = 1 | VINDCDC1 = VDCDC1 + 0.5 V (min 2.5 V) to 6 V; 0 mA ≤ IO ≤ 1.7 A | –1% | 1% | ||||
Line Regulation | VINDCDC1 = VDCDC1 + 0.3 V (min. 2.5 V) to 6 V; IO = 10 mA | 0% | V | ||||
Load Regulation | IO = 10 mA to 1700 mA | 0.25% | A | ||||
tStart | Start-up time | Time from active EN to start switching | 145 | 175 | 200 | μs | |
tRamp | VOUT ramp-up time | Time to ramp from 5% to 95% of VOUT | 400 | 750 | 1000 | μs | |
Internal resistance from L1 to GND | 1 | MΩ | |||||
VDCDC1 discharge resistance | DCDC1 discharge = 1 | 300 | Ω |