JAJSF78L June 2006 – May 2018 TPS65023 , TPS65023B
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The CON_CTRL register is used to force any or all of the converters into forced PWM operation, when low output voltage ripple is vital. It is also used to control the phase shift between the three converters to minimize the input rms current, hence reduce the required input blocking capacitance. The DCDC1 converter is taken as the reference and consequently has a fixed zero phase shift.
CON_CTRL<7:6> | DCDC2 CONVERTER
DELAYED BY |
CON_CTRL<5:4> | DCDC3 CONVERTER
DELAYED BY |
|
---|---|---|---|---|
00 | zero | 00 | zero | |
01 | 1/4 cycle | 01 | 1/4 cycle | |
10 | 1/2 cycle | 10 | 1/2 cycle | |
11 | 3/4 cycle | 11 | 3/4 cycle |
Bit 3 | LOW RIPPLE: | |
0 = | PFM mode operation optimized for high efficiency for all converters | |
1 = | PFM mode operation optimized for low output voltage ripple for all converters | |
Bit 2 | FPWM DCDC2: | |
0 = | DCDC2 converter operates in PWM / PFM mode | |
1 = | DCDC2 converter is forced into fixed frequency PWM mode | |
Bit 1 | FPWM DCDC1: | |
0 = | DCDC1 converter operates in PWM / PFM mode | |
1 = | DCDC1 converter is forced into fixed frequency PWM mode | |
Bit 0 | FPWM DCDC3: | |
0 = | DCDC3 converter operates in PWM / PFM mode | |
1 = | DCDC3 converter is forced into fixed frequency PWM mode |