JAJSF78L June 2006 – May 2018 TPS65023 , TPS65023B
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
If DEFDCDC1 is connected to ground and DCDC1_EN is pulled high after VINDCDC1 is applied, the output voltage of DCDC1 defaults to 1.225 V instead of 1.2 V (high by 2%). Figure 36 illustrates the problem.
One workaround is to tie DCDC1_EN to VINDCDC1 (Figure 37).
Another workaround is to write the correct voltage to the DEF_CORE register through I2C. This can be done before or after the converter is enabled. If written before the enable, the only bit changed is DEF_CORE[0]. The voltage is 1.2 V, however, when the enable is pulled high (Figure 38).
A third workaround is to generate a HOT_RESET after enabling DCDC1 (Figure 39)
ITEM | DESCRIPTION | Reference | TPS65023 | TPS65023B |
---|---|---|---|---|
VIH | High level input voltage for the SDAT pin | Electrical Characteristics | Minimum 1.3 V | Minimum 1.69 V;
Vcc = 2.5 V to 5.25 V Minimum 1.55 V; Vcc = 2.5 V to 4.5 V |
VIH | High level input voltage for the SCLK pin | Minimum 1.3 V | Minimum 1.4 V;
Vcc = 2.5 V to 5.25 V |
|
VIL | Low level input voltage for SCLK and SDAT pin | Maximum 0.4 V | Maximum 0.35 V | |
th(DATA) | Data input hold time | I2C Timing Requirements for TPS65023B | Minimum 300 ns | Minimum 100 ns |
tsu(DATA) | Data input setup time | Minimum 300 ns | Minimum 100 ns |