JAJSGZ1E September 2015 – October 2024 TPS65094
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
BUCK3 | |||||||
VIN | Power input voltage | 4.5 | 5 | 5.5 | V | ||
VOUT | DC output voltage | Step size | 25 | mV | |||
BUCK3_VID[6:0] = 0000000 | 0 | V | |||||
BUCK3_VID[6:0] = 0000001 | 0.65 | ||||||
BUCK3_VID[6:0] = 0000010 | 0.675 | ||||||
⋮ | ⋮ | ||||||
BUCK3_VID[6:0] = 0010001 (default) | 1.05 | ||||||
⋮ | ⋮ | ||||||
BUCK3_VID[6:0] = 1110101 | 3.55 | ||||||
BUCK3_VID[6:0] = 1110110–1111111 | 3.575 | ||||||
DC output voltage accuracy | VOUT = 1.05 V, IOUT = 1.5 A | –2% | 2% | ||||
VOUT = 1.05 V, IOUT = 100 mA | –2.5% | 2.5% | |||||
SR(VOUT) | Output DVS slew rate | 2.5 | 3.125 | mV/µs | |||
IOUT | Continuous DC output current | 3 | A | ||||
IIND_LIM | HSD FET current limit | 4.3 | 7 | A | |||
IQ | Quiescent current | VIN = 5 V, VOUT = 1 V | 35 | µA | |||
ΔVOUT/ΔVIN | Line regulation | VOUT = 1.05 V, IOUT = 1.5 A | –0.5% | 0.5% | |||
ΔVOUT/ΔIOUT | Load regulation | VIN = 5 V, VOUT = 1.05 V,
IOUT = 0 A to 3 A, referenced to VOUT at IOUT = 1.5 A |
–0.2% | 2% | |||
ΔVOUT_TR(1) | Load transient regulation | DC + AC at sense point, VIN = 5 V, VOUT = 1.05 V, IOUT = 0.9 A to 3 A and 3 A to 0.9 A with slew rate of 2.5 A/µs |
–5% | 7% | |||
VTH_PG | Power Good deassertion threshold in percentage of target VOUT | VOUT rising | 108% | ||||
VOUT falling | 92% | ||||||
VTH_HYS_PG | Power Good reassertion hysteresis entering back into VTH_PG | VOUT rising or falling | 3% | ||||
LSW | Output inductance | 0.376 | 0.47 | 0.564 | µH | ||
CIN | Input bypass capacitance | 2.5 | 10 | 12 | µF | ||
COUT | Output filtering capacitance | 61.6 | 88 | 110 | µF | ||
RDIS | Output auto-discharge resistance | BUCK3_DIS[1:0] = 01 | 100 | Ω | |||
BUCK3_DIS[1:0] = 10 | 200 | ||||||
BUCK3_DIS[1:0] = 11 | 500 | ||||||
BUCK4 | |||||||
VIN | Power input voltage | 4.5 | 5 | 5.5 | V | ||
VOUT | DC output voltage | Step size | 25 | mV | |||
BUCK4_VID[6:0] = 0000000 | 0 | V | |||||
BUCK4_VID[6:0] = 0000001 | 0.65 | ||||||
BUCK4_VID[6:0] = 0000010 | 0.675 | ||||||
⋮ | ⋮ | ||||||
BUCK4_VID[6:0] = 0101111 (default) | 1.8 | ||||||
⋮ | ⋮ | ||||||
BUCK4_VID[6:0] = 1110101 | 3.55 | ||||||
BUCK4_VID[6:0] = 1110110–1111111 | 3.575 | ||||||
DC output voltage accuracy | VOUT = 1.8 V, IOUT = 1.5 A | –2% | 2% | ||||
VOUT = 1.8 V, IOUT = 100 mA | –2.5% | 2.5% | |||||
IOUT | Continuous DC output current | 3 | A | ||||
IIND_LIM | HSD FET current limit | 4.3 | 7 | A | |||
IQ | Quiescent current | VIN = 5 V, VOUT = 1.8 V | 35 | µA | |||
ΔVOUT/ΔVIN | Line regulation | VOUT = 1.8 V, IOUT = 1.5 A | –0.5% | 0.5% | |||
ΔVOUT/ΔIOUT | Load regulation | VIN = 5 V, VOUT = 1.8 V,
IOUT = 0 A to 1.5 A, referenced to VOUT at IOUT = 0.75 A |
–0.2% | 0.65% | |||
ΔVOUT_TR(1) | Load transient regulation | DC + AC at sense point, VIN = 5 V, VOUT =
1.8 V, IOUT = 0.45 A to 1.5 A and 1.5 A to 0.45 A with slew rate of 2.5 A/µs |
–5% | 5% | |||
VTH_PG | Power Good deassertion threshold in percentage of target VOUT | VOUT rising | 108% | ||||
VOUT falling | 92% | ||||||
VTH_HYS_PG | Power Good reassertion hysteresis entering back into VTH_PG | VOUT rising or falling | 3% | ||||
LSW | Output inductance | 0.376 | 0.47 | 0.564 | µH | ||
CIN | Input bypass capacitance | 2.5 | 10 | 12 | µF | ||
COUT | Output filtering capacitance | 46 | 66 | 110 | µF | ||
RDIS | Output auto-discharge resistance | BUCK4_DIS[1:0] = 01 | 100 | Ω | |||
BUCK4_DIS[1:0] = 10 | 200 | ||||||
BUCK4_DIS[1:0] = 11 | 500 | ||||||
BUCK5 | |||||||
VIN | Power input voltage | 4.5 | 5 | 5.5 | V | ||
VOUT | DC output voltage | Step size | 10 | mV | |||
BUCK5_VID[6:0] = 0000000 | 0 | V | |||||
BUCK5_VID[6:0] = 0000001 | 0.5 | ||||||
BUCK5_VID[6:0] = 0000010 | 0.51 | ||||||
⋮ | ⋮ | ||||||
BUCK5_VID[6:0] = 1001011 (default) | 1.24 | ||||||
⋮ | ⋮ | ||||||
BUCK5_VID[6:0] = 1110101 | 1.66 | ||||||
BUCK4_VID[6:0] = 1110110–1111111 | 1.67 | ||||||
DC output voltage accuracy | VOUT = 1.24 V, IOUT = 1.5 A | –2% | 2% | ||||
VOUT = 1.24 V, IOUT = 100 mA | –2.5% | 2.5% | |||||
IOUT | Continuous DC output current | 3.2 | A | ||||
IIND_LIM | HSD FET current limit | 4.3 | 7 | A | |||
IQ | Quiescent current | VIN = 5 V, VOUT = 1.24 V | 35 | µA | |||
ΔVOUT/ΔVIN | Line regulation | VOUT = 1.24 V, IOUT = 1.5 A | –0.5% | 0.5% | |||
ΔVOUT/ΔIOUT | Load regulation | VIN = 5 V, VOUT = 1.24 V, IOUT = 0 A to 1.5 A, referenced to VOUT at IOUT = 0.75 A | –0.2% | 1% | |||
ΔVOUT_TR(1) | Load transient regulation | DC + AC at sense point, VIN = 5 V, VOUT = 1.24 V, IOUT = 0.45 A to 1.5 A and 1.5 A to 0.45 A with slew rate of 2.5 A/µs |
–5% | 5% | |||
VTH_PG | Power Good deassertion threshold in percentage of target VOUT | VOUT rising | 108% | ||||
VOUT falling | 92% | ||||||
VTH_HYS_PG | Power Good reassertion hysteresis entering back into VTH_PG | VOUT rising or falling | 3 | ||||
LSW | Output inductance | 0.376 | 0.47 | 0.564 | µH | ||
CIN | Input bypass capacitance | 2.5 | 10 | 12 | µF | ||
COUT | Output filtering capacitance | 31 | 44 | 110 | µF | ||
RDIS | Output auto-discharge resistance | BUCK5_DIS[1:0] = 01 | 100 | Ω | |||
BUCK5_DIS[1:0] = 10 | 200 | ||||||
BUCK5_DIS[1:0] = 11 | 500 |