JAJSGZ1E September 2015 – October 2024 TPS65094
PRODUCTION DATA
Table 4-1 summarizes the differences between the various TPS65094x family OTPs.
TPS650940 | TPS650941 | TPS650942 | TPS650944 | TPS650945 | TPS650947 | |
---|---|---|---|---|---|---|
DDR | LPDDR4 | LPDDR3 | DDR3L | LPDDR4 | LPDDR4 | DDR3L |
BUCK6 Voltage | 1.1 V | 1.2 V | 1.35 V | 1.1 V | 1.1 V | 1.35 V |
VTT Disabled | Yes | No | No | Yes | Yes | No |
VTT IOCP (minimum) | 0.95 A | 0.95 A | 1.8 A | 1.8 A | 0.95 A | 1.8 A |
SWB1_2 controlled by SLP_S4B (V1P8U) | Yes | Yes | No | Yes | Yes | No |
SWB1_2 controlled by SLP_S3B | No | No | Yes | No | No | Yes |
Pin 14 Usage | LDOLS_EN | LDOLS_EN | LDOLS_EN | SWA1_EN | LDOLS_EN | LDOLS_EN |
LDOA1 Always On | No | No | No | Yes | No | No |
LDOA1 Default Voltage | 3.3 V | 3.3 V | 3.3 V | 1.8 V | 3.3 V | 3.3 V |
LDOA2 Default Voltage | 1.2 V | 1.2 V | 1.2 V | 0.7 V | 1.2 V | 1.2 V |
LDOA3 Default Voltage | 1.25 V | 1.25 V | 1.25 V | 0.7 V | 1.25 V | 1.25 V |
PMICEN Low Forces Reset | Yes | Yes | Yes | No | Yes | Yes |
DEVICEID Register | 8h | 29h | 1Ah | Ch | Dh | Fh |
BUCK3-5 Mode | Auto | Auto | Auto | Auto | Forced PWM | Forced PWM |
Using OTP parts TPS650945 & TPS650947 with Forced PWM mode for Bucks 3-5 is strongly recommended to avoid abnormal frequency switching and minimize noise at light loads . Voltage undershoot or overshoot may be observed when operating with light load in Auto mode, and can lead to shutdown.