JAJSOP6B May 2022 – June 2024 TPS65219
PRODUCTION DATA
Table 4-1 lists a brief summary of the pre-configured orderable part numbers (OPNs) and the recommended application use case. This table also includes the collateral resources that are available to support new designs. The Applications note describes how the power and digital resources of the TPS65219 PMIC are used to meet the requirements of specific processors and MCUs. A full summary of the default non-volatile memory (NVM) register settings for each orderable can be found in the Technical Reference Manual (TRM).
The TPS6521905 is the user-programmable version that comes with all the power rails OFF by default and can be programmed to meet the power requirements of any processors or SoCs.
Device Name | Processor / MCU | Application Use Case | Collateral | |||
---|---|---|---|---|---|---|
Vin | Memory | VDD_CORE | TRM | Apps Note | ||
TPS6521901 | AM62x, AM62x SIP, AM64 | 5 V | DDR4 | 0.75 V | SLVUCH3 | |
TPS6521902 | AM62x, AM62x SIP, AM64 | 3.3 V or 5 V | LPDDR4 | 0.75 V | SLVUCL0 | |
TPS6521903 (1) | AM62x, AM62x SIP, AM64 | 3.3 V or 5 V | DDR4 | 0.75 V | SLVUCJ2 | |
TPS6521904 (1) | AM62x, AM62x SIP, AM64, AM243 | 3.3 V or 5 V | DDR4 | 0.85 V | SLVUCL1 | |
TPS6521907 | AM62x, AM62x SIP, AM64, AM243 | 5 V | DDR4 | 0.85 V | SLVUCL9 | |
TPS6521908 | AM62x, AM62x SIP, AM64, AM243 | 3.3 V or 5 V | LPDDR4 | 0.85 V | SLVUCM0 | |
TPS6521905 | User-Programmable Version | ANY | ANY | ANY | TPS65219 Non-Volatile Memory (NVM) Programming Guide |
(1) The AM62B starter kit with PMIC comes with the TPS6521904 by default, supporting VDD_CORE=0.85V. This hardware can also be modified to support VDD_CORE=0.75V using the TPS6521903 PMIC.