JAJSFK1E November 2014 – March 2022 TPS65400
PRODUCTION DATA
The FREQUENCY_PHASE command sets the output switching frequency and phase of the selected output. The switching frequency is a quotient from the division of the master clock, FOSC, by the selected divisor CLK_DIV. PHASE_DELAY determines the phase shift as a multiple of the internal PLL period, which is scaled at 4× less than the master clock period 1 / FOSC.
BITS | NAME | READ / WRITE | DEFAULT VALUE | BINARY VALUE | VALUE | MEANING |
---|---|---|---|---|---|---|
7 | — | R | 0 | — | — | — |
6:2 | PHASE_DELAY | R/W | See Table 8-28 | 00000 | 0 | Switching delay time (phase) |
00001 | 1 / (4 × FOSC) | |||||
.. | .. | |||||
11110 | 30 / (4 × FOSC) | |||||
11111 | 31 / (4 × FOSC) | |||||
1:0 | CLK_DIV | R/W | 00 | 00 | FOSC / 1 | Switching frequency |
01 | FOSC / 2 | |||||
10 | FOSC / 4 | |||||
11 | FOSC / 8 |
PAGE | PHASE_DELAY BINARY VALUE | PHASE SHIFT (°) |
---|---|---|
0x00 | 00000 | 0 |
0x01 | 00010 | 180 |
0x02 | 00001 | 90 |
0x03 | 00011 | 270 |
The phase shift in degrees is calculated by Equation 5.
When current sharing mode is detected on a particular pair, the slave PAGE is invalid and the slave’s default settings follow that of its master PAGE. The only exception is that the slave switcher PWM is a fixed 180° phase-shift from its master. Additionally, the ISHARE bit is asserted (see (D6h) IOUT_MODE).
PAGE support is for outputs 0x00 through 0x03.
Changing the FREQUENCY_PHASE during normal operation has no effect. The configuration can only be modified by storing into EEPROM and then reloading the configuration upon reset.