JAJSHK4E March 2015 – August 2021 TPS65982
PRODUCTION DATA
PIN | TYPE | CATEGORY | POR STATE | DESCRIPTION | |
---|---|---|---|---|---|
NO. | NAME | ||||
A1 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
A10 | SENSEN | Analog input | External HV-FET control and sense pins and soft start | Analog input | Positive sense for external high-voltage power-path current-sense resistance. Short pin to VBUS when unused. |
A11 | PP_5V0 | Power | High-current power pins | — | 5-V supply for VBUS. Bypass with capacitance CPP_5V0 to GND. Tie pin to GND when unused. |
A2 | LDO_1V8D | Power | Low-current power pins | — | Output of the 1.8-V LDO for core digital circuits. Bypass with capacitance CLDO_1V8D to GND. |
A3 | SPI_CLK | Digital output | Digital core I/O and control pins | Digital input | SPI serial clock. Ground pin when unused |
A4 | SPI_POCI | Digital input | Digital core I/O and control pins | Digital input | SPI serial controller input from peripheral. This pin is used during boot sequence to determine if the flash memory is valid. Refer to the Boot Code section for more details. Ground pin when unused. |
A5 | I2C_SDA2 | Digital I/O | Digital core I/O and control pins | Digital input | I2C port 2 serial data. Open-drain output. Tie pin to LDO_3V3 or VDDIO (depending on configuration) through a 10-kΩ resistance when used or unused. |
A6 | PP_HV | Power | High-current power pins | — | HV supply for VBUS. Bypass with capacitance CPP_HV to GND. Tie pin to GND when unused. |
A7 | |||||
A8 | |||||
A9 | HV_GATE2 | Analog output | External HV-FET control and sense pins and soft start | Short to VBUS | External NFET gate control for high-voltage power path. Float pin when unused. |
B1 | VDDIO | Power | Low-current power pins | — | VDD for I/O. Some I/Os are reconfigurable to be powered from VDDIO instead of LDO_3V3. When VDDIO is not used, tie pin to LDO_3V3. When not tied to LDO_3V3 and used as a supply input, bypass with capacitance CVDDIO to GND. |
B10 | SENSEP | Analog input | External HV-FET control and sense pins and soft start | Analog input | Positive sense for external high-voltage power-path current-sense resistance. Short pin to VBUS when unused. |
B11 | PP_5V0 | Power | High-current power pins | — | 5-V supply for VBUS. Bypass with capacitance CPP_5V0 to GND. Tie pin to GND when unused. |
B2 | GPIO0 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 0. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
B3 | SPI_CSZ | Digital output | Digital core I/O and control pins | Digital input | SPI chipselect. Ground pin when unused. |
B4 | SPI_PICO | Digital output | Digital core I/O and control pins | Digital input | SPI serial controller output to peripheral. Ground pin when unused. |
B5 | I2C_SCL2 | Digital I/O | Digital core I/O and control pins | Digital input | I2C port 2 serial clock. Open-drain output. Tie pin to LDO_3V3 or VDDIO (depending on configuration) through a 10-kΩ resistance when used or unused. |
B6 | I2C_IRQ2Z | Digital output | Digital core I/O and control pins | Hi-Z | I2C port 2 interrupt. Active-low. Implement externally as an open-drain with a pullup resistance. Float pin when unused. |
B7 | PP_HV | Power | High-current power pins | — | HV supply for VBUS. Bypass with capacitance CPP_HV to GND. Tie pin to GND when unused. |
B8 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
B9 | HV_GATE1 | Analog output | External HV-FET control and sense pins and soft start | Short to SENSEP | External NFET gate control for high-voltage power path. Float pin when unused. |
C1 | I2C_IRQ1Z | Digital output | Digital core I/O and control pins | Hi-Z | I2C port 1 interrupt. Active-low. Implement externally as an open-drain with a pullup resistance. Float pin when unused. |
C10 | GPIO4 (HPD TXRX) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 4. Configured as hot-plug detect (HPD) TX, HPD RX, or both when DisplayPort mode is supported. Ground pin with a 1-MΩ resistor when unused in the application. |
C11 | PP_5V0 | Power | High-current power pins | — | 5-V supply for VBUS. Bypass with capacitance CPP_5V0 to GND. Tie pin to GND when unused. |
C2 | GPIO1 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 1. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
C3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
C4 | |||||
C5 | |||||
C6 | |||||
C7 | |||||
C8 | |||||
C9 | |||||
D1 | I2C_SDA1 | Digital I/O | Digital core I/O and control pins | Digital input | I2C port 1 serial data. Open-drain output. Tie pin to LDO_3V3 or VDDIO (depending on configuration) through a 10-kΩ resistance when used or unused. |
D10 | GPIO2 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 2. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
D11 | PP_5V0 | Power | High-current power pins | — | 5-V supply for VBUS. Bypass with capacitance CPP_5V0 to GND. Tie pin to GND when unused. |
D2 | I2C_SCL1 | Digital I/O | Digital core I/O and control pins | Digital input | I2C port 1 serial clock. Open-drain output. Tie pin to LDO_3V3 or VDDIO (depending on configuration) through a 10-kΩ resistance when used or unused. |
D3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
D4 | |||||
D5 | DEBUG_CTL2 (GPIO17, I2C ADDR B5) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 17. At power-up, pin state is sensed to determine bit 5 of the I2C address. |
D6 | HRESET | Digital I/O | Digital core I/O and control pins | Hi-Z | Active high hardware reset input. Will re-load settings from external flash memory. Ground pin when HRESET functionality is not used. |
D7 | GPIO7 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 7. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
D8 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
D9 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
E1 | LDO_BMC | Power | Low-current power pins | — | Output of the USB-PD BMC transceiver output level LDO. Bypass with capacitance CLDO_BMC to GND. |
E10 | GPIO5 (HPD RX) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 5. Can be configured as Hot Plug Detect (HPD) RX when DisplayPort mode supported. Must be tied high or low through a 1-kΩ pullup or pulldown resistor when used as a configuration input. Ground pin with a 1-MΩ resistor when unused in the application. |
E11 | MRESET (GPIO11) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 11. Forces RESETZ to assert. By default, this pin asserts RESETZ when pulled high. The pin can be programmed to assert RESETZ when pulled low. Ground pin with a 1MΩ resistor when unused in the application. |
E2 | UART_TX | Digital output | Port multiplexer pins | UART_RX | UART serial transmit data. Connect pin to another TPS65982 UART_TX to share firmware. Connect UART_RX to UART_TX when not connected to another TPS65982. |
E3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
E4 | DEBUG_CTL1 (GPIO16, I2C ADDR B4) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 16. At power-up, pin state is sensed to determine bit 4 of the I2C address. |
E5 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
E6 | |||||
E7 | |||||
E8 | |||||
E9 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
F1 | I2C_ADDR | Analog I/O | Digital core I/O and control pins | Analog input | Sets the I2C address for both I2C ports as well as determine the master and slave devices for memory code sharing. |
F10 | BUSPOWERZ (GPIO10) | Analog Input | Digital core I/O and control pins | Input (Hi-Z) | General purpose digital I/O 10. Sampled by ADC at boot. Tie pin to LDO_3V3 through a 100-kΩ resistor to disable PP_HV and PP_EXT power paths during dead-battery or no-battery boot conditions. Refer to the BUSPOWERZ table for more details. |
F11 | RESETZ (GPIO9) | Digital I/O | Digital core I/O and control pins | Push-pull output (Low) | General purpose digital I/O 9. Active-low reset output when VOUT_3V3 is low (driven low on start-up). Float pin when unused. |
F2 | UART_RX | Digital input | Port multiplexer pins | Digital input | UART serial receive data. Connect pin to another TPS65982 UART_TX to share firmware. Connect UART_RX to UART_TX when not connected to another TPS65982 and ground pin through a 100-kΩ resistance. |
F3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
F4 | SWD_DATA | Digital I/O | Port multiplexer pins | Resistive pull high | SWD serial data. Float pin when unused. |
F5 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
F6 | |||||
F7 | |||||
F8 | |||||
F9 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
G1 | LDO_3V3 | Power | Low-current power pins | — | Output of the VBUS to 3.3-V LDO or connected to VIN_3V3 by a switch. Main internal supply rail. Used to power external flash memory. Bypass with capacitance CLDO_3V3 to GND. |
G10 | GPIO6 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 6. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
G11 | GPIO3 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 3. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
G2 | R_OSC | Analog I/O | Digital core I/O and control pins | Hi-Z | External resistance setting for oscillator accuracy. Connect R_OSC to GND through resistance RR_OSC. |
G3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
G4 | SWD_CLK | Digital input | Port multiplexer pins | Resistive pull high | SWD serial clock. Float pin when unused. |
G5 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
G6 | |||||
G7 | |||||
G8 | |||||
G9 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
H1 | VIN_3V3 | Power | Low-current power pins | — | Supply for core circuitry and I/O. Bypass with capacitance CVIN_3V3 to GND. |
H10 | PP_CABLE | Power | High-current power pins | — | 5-V supply for C_CC pins. Bypass with capacitance CPP_CABLE to GND when not tied to PP_5V0. Tie pin to PP_5V0 when unused. |
H11 | VBUS | Power | High-current power pins | — | 5-V output from PP_5V0. Input or output from PP_HV up to 20 V. Bypass with capacitance CVBUS to GND. |
H2 | VOUT_3V3 | Power | Low-current power pins | — | Output of supply switched from VIN_3V3. Bypass with capacitance COUT_3V3 to GND. Float pin when unused. |
H3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
H4 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
H5 | |||||
H6 | GPIO8 | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 8. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
H7 | SS | Analog output | External HV-FET control and sense pins and soft start | Driven low | Soft Start. Tie pin to capacitance CSS to ground. |
H8 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
H9 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
J1 | AUX_P | Analog I/O | Port multiplexer pins | Hi-Z | System-side DisplayPort connection to port multiplexer. Ground pin with between 1-kΩ and 5-MΩ resistance when unused. |
J10 | VBUS | Power | High-current power pins | — | 5-V output from PP_5V0. Input or output from PP_HV up to 20 V. Bypass with capacitance CVBUS to GND. |
J11 | |||||
J2 | AUX_N | Analog I/O | Port multiplexer pins | Hi-Z | System-side DisplayPort connection to port multiplexer. Ground pin with between 1-kΩ and 5-MΩ resistance when unused. |
J3 | No Ball | Blank | Ground and no connect pins | — | Unpopulated ball for A1 marker and unpopulated inner ring. |
J4 | |||||
J5 | |||||
J6 | |||||
J7 | |||||
J8 | |||||
J9 | |||||
K1 | LDO_1V8A | Power | Low-current power pins | — | Output of the 1.8-V LDO for core analog circuits. Bypass with capacitance CLDO_1V8A to GND. |
K10 | RPD_G2 | Analog I/O | Type-C port pins | Hi-Z | Tie pin to C_CC2 when configured to receive power in dead-battery or no-power condition. Tie pin to GND otherwise. |
K11 | VBUS | Power | High-current power pins | — | 5-V output from PP_5V0. Input or output from PP_HV up to 20 V. Bypass with capacitance CVBUS to GND. |
K2 | DEBUG2 (GPIO14) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 14. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
K3 | DEBUG4 (GPIO12) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 12. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
K4 | LSX_P2R | Digital output | Port multiplexer pins | Hi-Z | System side low speed RX to system from port. This pin is configurable to be an output from the digital core or the crossbar multiplexer from the port. Float pin when unused. |
K5 | USB_RP_N | Analog I/O | Port multiplexer pins | Hi-Z | System side USB2.0 high-speed connection to Port Multiplexer. Ground pin with between 1-kΩ and 5-MΩ resistance when unused. |
K6 | C_USB_TP | Analog I/O | Type-C port pins | Hi-Z | Port-side top USB D+ connection to port multiplexer. |
K7 | C_USB_BP | Analog I/O | Type-C port pins | Hi-Z | Port-side bottom USB D+ connection to port multiplexer. |
K8 | C_SBU1 | Analog I/O | Type-C port pins | Hi-Z | Port-side Sideband Use connection of port multiplexer. |
K9 | RPD_G1 | Analog I/O | Type-C port pins | Hi-Z | Tie pin to C_CC1 when configured to receive power in dead-battery or no-power condition. Tie pin to GND otherwise. |
L1 | GND | Ground | Ground and no connect pins | — | Ground. Connect all balls to ground plane. |
L10 | C_CC2 | Analog I/O | Type-C port pins | Hi-Z | Output to Type-C CC or VCONN pin. Filter noise with capacitance CC_CC2 to GND. |
L11 | NC | Blank | Ground and no connect pins | — | Populated ball that must remain unconnected. |
L2 | DEBUG1 (GPIO15) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 15. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
L3 | DEBUG3 (GPIO13) | Digital I/O | Digital core I/O and control pins | Hi-Z | General purpose digital I/O 13. Float pin if it is configured as a push-pull output in the application. Ground pin with a 1-MΩ resistor when unused in the application. |
L4 | LSX_R2P | Digital input | Port multiplexer pins | Digital input | System side low speed TX from system to port. This pin is configurable to be an input to the digital core or the crossbar multiplexer to the port. Ground pin with between 1-kΩ and 5-MΩ resistance when unused. |
L5 | USB_RP_P | Analog I/O | Port multiplexer pins | Hi-Z | System side USB2.0 high-speed connection to Port Multiplexer. Ground pin with between 1-kΩ and 5-MΩ resistance when unused. |
L6 | C_USB_TN | Analog I/O | Type-C port pins | Hi-Z | Port-side top USB D– connection to port multiplexer. |
L7 | C_USB_BN | Analog I/O | Type-C port pins | Hi-Z | Port-side bottom USB D– connection to port multiplexer. |
L8 | C_SBU2 | Analog I/O | Type-C port pins | Hi-Z | Port-side Sideband Use connection of port multiplexer. |
L9 | C_CC1 | Analog I/O | Type-C port pins | Hi-Z | Output to Type-C CC or VCONN pin. Filter noise with capacitance CC_CC1 to GND. |