JAJSKK6A November 2020 – December 2021 TPS7H4010-SEP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The TPS7H4010-SEP requires only a few external components to perform high-efficiency power conversion, as shown in Figure 8-1.
The TPS7H4010-SEP also integrates many practical features to meet a wide range of system design requirements and optimization, such as UVLO, programmable soft-start time, start-up tracking, programmable switching frequency, clock synchronization and a power-good flag. Note that for ease of use, the feature pins do not require an additional component when not in use. They can be either left floating or shorted to ground. Please refer to Pin Configuration and Functions section for details.
A comprehensive schematic with all features utilized is shown in Figure 8-2.
The external components must fulfill not only the needs of the power conversion, but also the stability criteria of the control loop. The TPS7H4010-SEP is optimized to work with a range of external components. For quick component selection, Table 8-1 can be used.
fSW (kHz) | VOUT (V) | L (µH) | COUT (µF)(1) | RFBT (kΩ) | RFBB (kΩ) | RT (kΩ) |
---|---|---|---|---|---|---|
350 | 1 | 2.2 | 500 | 100 | OPEN | 115 |
500 | 1 | 1.5 | 400 | 100 | OPEN | 78.7 or open |
1000 | 1 | 0.68 | 200 | 100 | OPEN | 39.2 |
2200 | 1 | 0.47 | 100 | 100 | OPEN | 17.4 |
350 | 3.3 | 4.7 | 200 | 100 | 43.5 | 115 |
500 | 3.3 | 3.3 | 150 | 100 | 43.5 | 78.7 or open |
1000 | 3.3 | 1.8 | 88 | 100 | 43.5 | 39.2 |
2200 | 3.3 | 1.2 | 44 | 100 | 43.5 | 17.4 |
350 | 5 | 6.8 | 120 | 100 | 25 | 115 |
500 | 5 | 4.7 | 88 | 100 | 25 | 78.7 or open |
1000 | 5 | 3.3 | 66 | 100 | 25 | 39.2 |
2200 | 5 | 2.2 | 44 | 100 | 25 | 17.4 |
350 | 12 | 15 | 66 | 100 | 9.1 | 115 |
500 | 12 | 10 | 44 | 100 | 9.1 | 78.7 or open |
1000 | 12 | 6.8 | 22 | 100 | 9.1 | 39.2 |
350 | 24 | 22 | 40 | 100 | 4.3 | 115 |
500 | 24 | 15 | 30 | 100 | 4.3 | 78.7 or open |