JAJSU64A April   2024  – August 2024 TPS7H4011-SP

PRODMIX  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Device Options Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Quality Conformance Inspection
    7. 6.7 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  VIN and Power VIN Pins (VIN and PVIN)
      2. 8.3.2  Voltage Reference
      3. 8.3.3  Remote Sensing and Setting VOUT
        1. 8.3.3.1 Minimum Output Voltage
        2. 8.3.3.2 Maximum Output Voltage
      4. 8.3.4  Enable
      5. 8.3.5  Fault Input (FAULT)
      6. 8.3.6  Power Good (PWRGD)
      7. 8.3.7  Adjustable Switching Frequency and Synchronization
        1. 8.3.7.1 Internal Clock Mode
        2. 8.3.7.2 External Clock Mode
        3. 8.3.7.3 Primary-Secondary Synchronization
      8. 8.3.8  Turn-On Behavior
        1. 8.3.8.1 Soft-Start (SS_TR)
        2. 8.3.8.2 Safe Start-Up Into Prebiased Outputs
        3. 8.3.8.3 Tracking and Sequencing
      9. 8.3.9  Protection Modes
        1. 8.3.9.1 Overcurrent Protection
          1. 8.3.9.1.1 High-Side 1 Overcurrent Protection (HS1)
          2. 8.3.9.1.2 High-Side 2 Overcurrent Protection (HS2)
          3. 8.3.9.1.3 COMP Shutdown
          4. 8.3.9.1.4 Low-Side Overcurrent Sinking Protection
        2. 8.3.9.2 Output Overvoltage Protection (OVP)
        3. 8.3.9.3 Thermal Shutdown
      10. 8.3.10 Error Amplifier and Loop Response
        1. 8.3.10.1 Error Amplifier
        2. 8.3.10.2 Power Stage Transconductance
        3. 8.3.10.3 Slope Compensation
        4. 8.3.10.4 Frequency Compensation
    4. 8.4 Device Functional Modes
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1  Operating Frequency
        2. 9.2.2.2  Output Inductor Selection
        3. 9.2.2.3  Output Capacitor Selection
        4. 9.2.2.4  Input Capacitor Selection
        5. 9.2.2.5  Soft-Start Capacitor Selection
        6. 9.2.2.6  Rising VIN Set Point (Configurable UVLO)
        7. 9.2.2.7  Output Voltage Feedback Resistor Selection
        8. 9.2.2.8  Output Voltage Accuracy
        9. 9.2.2.9  Slope Compensation Requirements
        10. 9.2.2.10 Compensation Component Selection
        11. 9.2.2.11 Schottky Diode
      3. 9.2.3 Application Curve
      4. 9.2.4 Parallel Operation Compensation
      5. 9.2.5 Inverting Buck-Boost
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 サード・パーティ製品に関する免責事項
      2. 10.1.2 Related Documentation
    2. 10.2 ドキュメントの更新通知を受け取る方法
    3. 10.3 サポート・リソース
    4. 10.4 Trademarks
    5. 10.5 静電気放電に関する注意事項
    6. 10.6 用語集
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information
    1. 12.1 Mechanical Data

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • HLB|30
サーマルパッド・メカニカル・データ
発注情報

Compensation Component Selection

The control loop of the TPS7H4011 is described in Section 8.3.10. The component selection for compensating this device is as shown below. Other industry standard approaches for compensating a peak current mode control buck regulator are also acceptable.

TPS7H4011-SP Type II
          Compensation With Simplified Loop Figure 9-2 Type II Compensation With Simplified Loop
  1. Determine the desired crossover frequency, fCO(desired). A good starting rule of thumb is to set the crossover frequency to one-fifth to one-tenth of the switching frequency. This will generally provide a good transient response and ensure that the modulator poles do not degrade the phase margin. For this design, 40kHz was the selected target crossover frequency.

  2. Determine the required gain from the compensated error amplifier using Equation 22:

    Equation 22. A V M = 2 π × f C O ( d e s i r e d ) × C O U T g m p s

    where gmps is the power stage transconductance for the selected current limit. For this design with fCO(desired) = 40kHz, COUT = 1.013mF, gmps = 22.4S, a value for AVM of 11.4V/V is obtained.

  3. RCOMP can be determined by Equation 23:

    Equation 23. R C O M P = A V M g m E A × V O U T V R E F

    where gmEA is the transconductance of the error amplifier (1650μS typ) and VREF is the reference voltage (0.6V typ). A value of 38kΩ is calculated and a nearby standard resistor of 43.2kΩ was selected.

  4. Calculate the power stage dominate pole determined by Equation 24:

    Equation 24. f P , P S = I O U T 2 π × C O U T × V O U T

    For this design, the dominate pole is calculated to be at 0.57kHz.

  5. Place a compensation zero at the dominant pole by selecting CCOMP as determined by Equation 25:

    Equation 25. C C O M P = 1 2 π × f P , P S × R C O M P

    For this design, CCOMP is calculated to be 6.45nF and a nearby standard capacitor value of 5.6nF was selected.

  6. Calculate the ESR zero from the output capacitor bank by Equation 24:
    Equation 26. f 1 , E S R = 1 2 π × E S R × C O U T

    For this design, the ESR zero is calculated to be at 83.6kHz.

  7. CHF is used to cancel the zero from the equivalent series resistance (ESR) of the output capacitor COUT. It is calculated using Equation 27:

    Equation 27. C H F = 1 R C O M P × 2 π × f Z , E S R

    Note that if the ESR zero is higher than half the switching frequency, use half the switching frequency instead of the ESR zero in Equation 27. For this design, CHF is calculated to be 44pF and a nearby standard capacitor value of 56pF was selected.

Note that the components selected using these equations are often only starting values in a design. Optimizations can be made after lab testing to further improve the frequency response and ensure a closer match to the desired crossover frequency.

Note:

For device models , see the TPS7H4011-SP Design tools & simulation webpage.