JAJSLG0B
April 2021 – March 2023
TSER953
PRODUCTION DATA
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Recommended Timing for the Serial Control Bus
6.7
Timing Diagrams
6.8
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
CSI-2 Receiver
7.3.1.1
CSI-2 Receiver Operating Modes
7.3.1.2
CSI-2 Receiver High-Speed Mode
7.3.1.3
CSI-2 Protocol Layer
7.3.1.4
CSI-2 Short Packet
7.3.1.5
CSI-2 Long Packet
7.3.1.6
CSI-2 Errors and Detection
7.3.1.6.1
CSI-2 ECC Detection and Correction
7.3.1.6.2
CSI-2 Check Sum Detection
7.3.1.6.3
D-PHY Error Detection
7.3.1.6.4
CSI-2 Receiver Status
7.3.2
V3Link Forward Channel Transmitter
7.3.2.1
Frame Format
7.3.3
V3Link Back Channel Receiver
7.3.4
Serializer Status and Monitoring
7.3.4.1
Forward Channel Diagnostics
7.3.4.2
Back Channel Diagnostics
7.3.4.3
Voltage and Temperature Sensing
7.3.4.3.1
Programming Example
7.3.4.4
Built-In Self Test
7.3.5
FrameSync Operation
7.3.5.1
External FrameSync
7.3.5.2
Internally Generated FrameSync
7.3.6
GPIO Support
7.3.6.1
GPIO Status
7.3.6.2
GPIO Input Control
7.3.6.3
GPIO Output Control
7.3.6.4
Forward Channel GPIO
7.3.6.5
Back Channel GPIO
7.4
Device Functional Modes
7.4.1
Clocking Modes
7.4.1.1
Synchronous Mode
7.4.1.2
Non-Synchronous Clock Mode
7.4.1.3
Non-Synchronous Internal Mode
7.4.1.4
DVP Compatibility Mode
7.4.1.5
Configuring CLK_OUT
7.4.2
MODE
7.5
Programming
7.5.1
I2C Interface Configuration
7.5.1.1
CLK_OUT/IDX
7.5.1.1.1
IDX
7.5.2
I2C Interface Operation
7.5.3
I2C Timing
7.6
Pattern Generation
7.6.1
Reference Color Bar Pattern
7.6.2
Fixed Color Patterns
7.6.3
Packet Generator Programming
7.6.3.1
Determining Color Bar Size
7.6.4
Code Example for Pattern Generator
7.7
Register Maps
7.7.1
I2C Device ID Register
7.7.2
Reset
7.7.3
General Configuration
7.7.4
Forward Channel Mode Selection
7.7.5
BC_MODE_SELECT
7.7.6
PLL Clock Control
7.7.7
Clock Output Control 0
7.7.8
Clock Output Control 1
7.7.9
Back Channel Watchdog Control
7.7.10
I2C Control 1
7.7.11
I2C Control 2
7.7.12
SCL High Time
7.7.13
SCL Low Time
7.7.14
Local GPIO DATA
7.7.15
GPIO Input Control
7.7.16
RESERVED Register
7.7.17
DVP_CFG
7.7.18
DVP_DT
7.7.19
RESERVED Register
7.7.20
Force BIST Error
7.7.21
Remote BIST Control
7.7.22
Sensor Voltage Gain
7.7.23
RESERVED Register
7.7.24
Sensor Control 0
7.7.25
Sensor Control 1
7.7.26
Voltage Sensor 0 Thresholds
7.7.27
Voltage Sensor 1 Thresholds
7.7.28
Temperature Sensor Thresholds
7.7.29
CSI-2 Alarm Enable
7.7.30
Alarm Sense Enable
7.7.31
Back Channel Alarm Enable
7.7.32
RESERVED Register
7.7.33
CSI-2 Polarity Select
7.7.34
CSI-2 LP Mode Polarity
7.7.35
CSI-2 High-Speed RX Enable
7.7.36
CSI-2 Low Power Enable
7.7.37
CSI-2 Termination Enable
7.7.38
RESERVED Register
7.7.39
RESERVED Register
7.7.40
RESERVED Register
7.7.41
RESERVED Register
7.7.42
RESERVED Register
7.7.43
RESERVED Register
7.7.44
RESERVED Register
7.7.45
RESERVED Register
7.7.46
CSI-2 Packet Header Control
7.7.47
Back Channel Configuration
7.7.48
Datapath Control 1
7.7.49
RESERVED Register
7.7.50
Remote Partner Capabilities 1
7.7.51
RESERVED Register
7.7.52
Partner Deserializer ID
7.7.53
RESERVED Register
7.7.54
Target 0 ID
7.7.55
Target 1 ID
7.7.56
Target 2 ID
7.7.57
Target 3 ID
7.7.58
Target 4 ID
7.7.59
Target 5 ID
7.7.60
Target 6 ID
7.7.61
Target 7 ID
7.7.62
Target 0 Alias
7.7.63
Target 1 Alias
7.7.64
Target 2 Alias
7.7.65
Target 3 Alias
7.7.66
Target 4 Alias
7.7.67
Target 5 Alias
7.7.68
Target 6 Alias
7.7.69
Target 7 Alias
7.7.70
Back Channel Control
7.7.71
Revision ID
7.7.72
Device Status
7.7.73
General Status
7.7.74
GPIO Pin Status
7.7.75
BIST Error Count
7.7.76
CRC Error Count 1
7.7.77
CRC Error Count 2
7.7.78
Sensor Status
7.7.79
Sensor V0
7.7.80
Sensor V1
7.7.81
Sensor T
7.7.82
RESERVED Register
7.7.83
CSI-2 Error Count
7.7.84
CSI-2 Error Status
7.7.85
CSI-2 Errors Data Lanes 0 and 1
7.7.86
CSI-2 Errors Data Lanes 2 and 3
7.7.87
CSI-2 Errors Clock Lane
7.7.88
CSI-2 Packet Header Data
7.7.89
Packet Header Word Count 0
7.7.90
Packet Header Word Count 1
7.7.91
CSI-2 ECC
7.7.92
RESERVED Register
7.7.93
RESERVED Register
7.7.94
RESERVED Register
7.7.95
RESERVED Register
7.7.96
RESERVED Register
7.7.97
RESERVED Register
7.7.98
RESERVED Register
7.7.99
RESERVED Register
7.7.100
RESERVED Register
7.7.101
RESERVED Register
7.7.102
RESERVED Register
7.7.103
RESERVED Register
7.7.104
RESERVED Register
7.7.105
RESERVED Register
7.7.106
RESERVED Register
7.7.107
RESERVED Register
7.7.108
RESERVED Register
7.7.109
RESERVED Register
7.7.110
RESERVED Register
7.7.111
RESERVED Register
7.7.112
RESERVED Register
7.7.113
RESERVED Register
7.7.114
RESERVED Register
7.7.115
RESERVED Register
7.7.116
RESERVED Register
7.7.117
RESERVED Register
7.7.118
RESERVED Register
7.7.119
RESERVED Register
7.7.120
RESERVED Register
7.7.121
RESERVED Register
7.7.122
RESERVED Register
7.7.123
IND_ACC_CTL
7.7.124
IND_ACC_ADDR
7.7.125
IND_ACC_DATA
7.7.126
RESERVED Register
7.7.127
V3LINK_TX_ID0
7.7.128
V3LINK_TX_ID1
7.7.129
V3LINK_TX_ID2
7.7.130
V3LINK_TX_ID3
7.7.131
V3LINK_TX_ID4
7.7.132
V3LINK_TX_ID5
7.7.133
Indirect Access Registers
7.7.133.1
Reserved
7.7.133.2
PGEN_CTL
7.7.133.3
PGEN_CFG
7.7.133.4
PGEN_CSI_DI
7.7.133.5
PGEN_LINE_SIZE1
7.7.133.6
PGEN_LINE_SIZE0
7.7.133.7
PGEN_BAR_SIZE1
7.7.133.8
PGEN_BAR_SIZE0
7.7.133.9
PGEN_ACT_LPF1
7.7.133.10
PGEN_ACT_LPF0
7.7.133.11
PGEN_TOT_LPF1
7.7.133.12
PGEN_TOT_LPF0
7.7.133.13
PGEN_LINE_PD1
7.7.133.14
PGEN_LINE_PD0
7.7.133.15
PGEN_VBP
7.7.133.16
PGEN_VFP
7.7.133.17
PGEN_COLOR0
7.7.133.18
PGEN_COLOR1
7.7.133.19
PGEN_COLOR2
7.7.133.20
PGEN_COLOR3
7.7.133.21
PGEN_COLOR4
7.7.133.22
PGEN_COLOR5
7.7.133.23
PGEN_COLOR6
7.7.133.24
PGEN_COLOR7
7.7.133.25
PGEN_COLOR8
7.7.133.26
PGEN_COLOR9
7.7.133.27
PGEN_COLOR10
7.7.133.28
PGEN_COLOR11
7.7.133.29
PGEN_COLOR12
7.7.133.30
PGEN_COLOR13
7.7.133.31
PGEN_COLOR14
7.7.133.32
PGEN_COLOR15
8
Application and Implementation
8.1
Application Information
8.1.1
Power-over-Coax
8.2
Typical Applications
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
CSI-2 Interface
8.2.2.2
V3Link Input / Output
8.2.2.3
Internal Regulator Bypassing
8.2.2.4
Loop Filter Decoupling
8.2.3
Application Curve
9
Power Supply Recommendations
9.1
Power-Up Sequencing
9.1.1
System Initialization
9.2
Power Down (PDB)
10
Layout
10.1
Layout Guidelines
10.1.1
CSI-2 Guidelines
10.2
Layout Examples
11
Device and Documentation Support
11.1
Documentation Support
11.1.1
Related Documentation
11.2
Receiving Notification of Documentation Updates
11.3
サポート・リソース
11.4
Trademarks
11.5
静電気放電に関する注意事項
11.6
用語集
12
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RHB|32
MPQF130D
サーマルパッド・メカニカル・データ
RHB|32
QFND591
発注情報
jajslg0b_oa
7.7.133.31
PGEN_COLOR14
Table 7-175 PGEN_COLOR14 (Address 0x1E)
BIT
FIELD
TYPE
DEFAULT
DESCRIPTION
7:0
PGEN_
COLOR14
R/W
0x00
Pattern Generator Color 14.
For Fixed Color Patterns, this register controls the fifteenth byte of the fixed color pattern.