JAJSLG0B April 2021 – March 2023 TSER953
PRODUCTION DATA
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
7 | RESERVED | R/W | 0x0 | Reserved. |
6 | CONTS_CLK | R/W | 0x0 | CSI-2 Clock Lane Configuration. 0 : Non Continuous Clock 1 : Continuous Clock |
5:4 | CSI_LANE_SEL | R/W | 0x3 | CSI-2 Data lane configuration. 00: 1-lane configuration 01: 2-lane configuration 11: 4-lane configuration |
3:2 | RESERVED | R/W | 0x0 | Reserved. |
1 | CRC_TX_GEN_ ENABLE | R/W | 0x1 | Transmitter CRC Generator. 0: Disable 1: Enable |
0 | I2C_STRAP_MODE | S, R/W | S | I2C Strap Mode. This field indicates the I2C voltage level of the device. Upon device start-up, this field will display the I2C voltage level setting from the strapped IDX pin. This field is write capable and can be used to assign the I2C voltage level. Programming this bit to change the I2C voltage level should only be performed remotely over the back channel from a connected deserializer. 0: 3.3 V 1: 1.8 V |