JAJSND0 September 2024 TUSB1021-Q1
PRODUCTION DATA
The TUSB1021-Q1 implements a 2:1 MUX between the USB-C receptacle and the USB 3.2 host, hub, or device. In pin-strap mode the selection of MUX path is controlled from the FLIP pin. In I2C mode, the MUX is controlled by FLIP_SEL register.
FLIP PIN OR FLIP_SEL REGISTER |
CTL0 PIN OR CTLSEL REGISTER |
USB PATH |
---|---|---|
X |
0 |
Disabled |
0 |
1 |
RX1 → SSRX |
SSTX → TX1 |
||
1 |
1 |
RX2 → SSRX |
SSTX → TX2 |