SLUSAQ9B December 2011 – December 2015 UC1875-SP
PRODUCTION DATA.
Power FPGAs
The UC1875-SP implements control of a bridge power stage by phase-shifting the switching of one half-bridge with respect to the other, allowing constant frequency pulse-width modulation in combination with resonant, zero-voltage switching for high efficiency performance at high frequencies. This circuit may be configured to provide control in either voltage or current mode operation, with a separate overcurrent shutdown for fast fault protection.
A programmable time delay is provided to insert a dead-time at the turn-on of each output stage. This delay, providing time to allow the resonant switching action, is independently controllable for each output pair (A-B, C-D).
With the oscillator capable of operation at frequencies in excess of 2 MHz, overall switching frequencies to
1 MHz are practical. In addition to the standard free running mode, with the CLOCKSYNC pin, the user may configure these devices to accept an external clock synchronization signal, or may lock together up to 5 units with the operational frequency determined by the fastest device.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
UC1875-SP | LCCC (28) | 11.43 mm × 11.43 mm |
CDIP (20) | 24.20 mm × 6.92 mm | |
CFP (24) | 14.36 mm × 9.09 mm |