JAJSUW2 June 2024 UCC27524
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The UCC27524 devices feature very low quiescent IDD currents. The typical operating-supply current in UVLO state and fully-on state (under static and switching conditions) are summarized in Electrical Characteristics. The IDD current when the device is fully on and outputs are in a static state (DC high or DC low, see Figure 6-5) represents lowest quiescent IDD current when all the internal logic circuits of the device are fully operational. The total supply current is the sum of the quiescent IDD current, the average IOUT current because of switching, and finally any current related to pullup resistors on the enable pins (see Functional Block Diagram). Knowing the operating frequency (fSW) and the MOSFET gate (QG) charge at the drive voltage being used, the average IOUT current can be calculated as product of QG and fSW.
A complete characterization of the IDD current as a function of switching frequency at different VDD bias voltages under 1.8-nF switching load in both channels is provided in Figure 6-4. The strikingly linear variation and close correlation with theoretical value of average IOUT indicates negligible shoot-through inside the gate-driver device attesting to its high-speed characteristics.