JAJST72A April 2024 – October 2024 UCC27614-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
tR | Rise time | CLOAD = 1.8 nF, 20% to 80%, VIN = 0 V to 3.3 V | 4.5 | 6 | ns | |
tF | Fall time | CLOAD = 1.8 nF, 90% to 10%, VIN = 0 V to 3.3 V | 4 | 5.5 | ns | |
tD1 | Turnon propagation delay | CLOAD = 1.8 nF, VIN_H of the input rise to 10% of output rise, VIN = 0 V to 3.3 V, Fsw=500 kHz, 50% duty cycle, TJ = 125°C | 17.5 | 27 | ns | |
tD2 | Turn-off propagation delay | CLOAD = 1.8 nF, VIN_L of the input fall to 90% of output fall, VIN = 0 V to 3.3 V, Fsw=500 kHz, 50% duty cycle, TJ = 125°C | 17.5 | 27 | ns | |
tPD_EN | Enable propagation delay | CLOAD = 1.8 nF, VEN_H of the enable rise to 10% of output rise, VIN = 0 V to 3.3 V, Fsw=500 kHz, 50% duty cycle, TJ = 125°C | 17.5 | 27 | ns | |
tPD_DIS | Disable propagation delay | CLOAD = 1.8 nF, VEN_L of the enable fall to 90% of output fall, VIN = 0 V to 3.3 V, Fsw = 500 kHz, 50% duty cycle, TJ = 125°C | 17.5 | 27 | ns | |
tVDD+_OUT | VDD UVLO ON delay | VDD = 0 V to 4.5 V in 100 ns. Measured delay from VDD = 4.5 V to 10% of OUT | 3.2 | 6 | µs | |
tVDD-_OUT | VDD UVLO OFF delay | VDD = 4.5 V to 3.4 V in 100 ns. Measured delay from VDD = 3.4 V to 90% of OUT | 7.5 | us | ||
tPWmin | Minimum input pulse width that passes to the output | CLOAD = 1.8 nF, VIN = 0 V to 3.3 V, Fsw = 500 kHz, Vo > 1.5 V | 9 | 15 | ns |