3 Description
The CDCE62002 device is a high-performance clock generator featuring low output jitter, a high degree of configurability through a SPI interface, and programmable start-up modes determined by on-chip EEPROM. Specifically tailored for clocking data converters and high-speed digital signals, the CDCE62002 achieves jitter performance under 0.5 ps RMS (1).
Device Information(1)
PART NUMBER |
PACKAGE |
BODY SIZE (NOM) |
CDCE62002 |
VQFN (32) |
5.00 mm × 5.00 mm |
- For all available packages, see the orderable addendum at the end of the data sheet.
4 Revision History
Changes from D Revision (February 2012) to E Revision
-
Added figure cross references to Electrical TablesGo
-
Added figure titles.Go
-
Updated Figure 18Go
-
Updated Figure 20Go
-
Corrected description for bits 0 and 1 in CDCE62002 Register 0 Bit Definitions Go
-
Corrected the register bits for LVPECL-AC, LVPECL-DC, LVDS-AC, LVDS-DC reference inputs in Reference Input AC/DC Input Termination Table Go
Changes from C Revision (March 2011) to D Revision
-
Added 3 rows in TIMING REQUIREMENTS table, under Duty Cycle rowGo
-
Added a sentence below Equation 3Go
-
Changed last row last column in Figure 23 truth table from Disabled to Input Buffer Termination DisabledGo
-
Changed in Table 13, second column, 5th and 6th row from 1 to 0Go
-
Added a reference to Table 11 and 2 references to Table 12 in Table 6Go
-
Added 6 crossreferences to Table 8 Go
-
Changed changed last row in Table 8 Description column, from "always reads 1" to "May read back to 1 or 0"Go
Changes from B Revision (February 2010) to C Revision
-
Changed the description of Pin 30, REF_IN-.Go
-
Changed Pin 7 to open drain in Pin Functions tableGo
-
Changed the description of Pin 19, TESTSYNC To: Reserved Pin.....resistor.Go
-
Changed pin 31 From: Power To: A. Power in Pin Functions tableGo
-
Changed Pin Functions table, Pins 9, 12 to VCC_OUT0. Pins 13 and 16 to VCC_OUT1Go
-
Changed Note1 of the Pin Functions tableGo
-
Deleted Dividers and from ELEC CHARACTERISTICS table in row POFFGo
-
Changed Crytal input section first row From: Crystal Load Capacitance To: On-chip Load CapacitanceGo
-
Added SPI OUTPUT row From: PLL To: PLL_LOCKGo
-
Changed tr / tf Max value From: 735 To: 135Go
-
Deleted (Reg 0 RAM bit 9 = 1) and (Reg 0 RAM bit 9 = 0) from the TIMING REQUIREMENTS table Go
-
Added Driver Level and Max shunt capacitance to AUXILARY_IN REQUIREMENT in the TIMING REQUIREMENTS tableGo
-
Deleted Columns from Table 1: LVDS-HP and LVCMOS-HPGo
-
Changed Table 2 Go
-
Changed the OUTPUT TO OUTPUT ISOLATION sectionGo
-
Deleted the SPI CONTROL INTERFACE TIMING sectionGo
-
Updated Figure 18Go
-
Updated Reference Input Buffer Go
-
Updated Figure 20Go
-
Changed the Smart Multiplexer Dividers sectionGo
-
Changed Changed the text in the Smart Multiplexer Divider sectionGo
-
Changed Figure 24Go
-
Deleted column 3 db Corner C3R3 from Table 12Go
-
Added sections: VCO Calibration, Crystal Input Interface, and Startup TimeGo
-
Changed Figure 29Go
-
Changed the INTERFACE AND CONTROL BLOCK sectionGo
-
Changed figure Figure 36Go
-
Changed Table 17, RAM BITS To REGISTER BITSGo
-
Deleted the First four rows in Table 18 and the first columnGo
-
Deleted (6 settings+DisAble+Enable) in Register bit 19 of Table 18Go
-
Added ; set '0' to TI use Only in bit 26 in Table 18Go
-
Changed the description of bit 27 in Table 18Go
-
Deleted the First four rows in Table 19 and the first columnGo
-
Added Receiving Notification of Documentation Updates section Go
Changes from A Revision (July, 2009) to B Revision
-
Deleted feature reference to Single Ended Clock Source or Crystal and LVCMOS Input of up to 75 MHz Go
-
Deleted references to single ended inputs and CMOS clock from description.Go
-
Changed the description of Pin 2, AUX_INGo
-
Deleted LVCMOS INPUT MODE (AUX_IN) section from Electrical CharacteristicsGo
-
Changed Crystal Shunt Capacitance to Crystal Load Capacitance with a MIN value of 8Go
-
Deleted fREF – Single paramter from AUXILARY_IN_REQUIRMENTSGo
-
Deleted references to EEPROM Locking from "Interface and Control Block" sectionGo
-
Changed Auxiliary Input Port sectionGo
-
Deleted External Feed Back Mode sectionGo
-
Deleted External Feedback Option sectionGo
-
Changed EXTFEEDBACK to RESERVED for bit 10 in Table 16Go
-
Changed EELOCK to RESERVED for bit 30 in Table 18Go
Changes from * Revision (June 2009) to A Revision
-
Added information to Pin 18 description - The input has an internal 150-kΩ pull-up resistGo
-
Added NOTE: All VCC pins need to be connected for the device to operate properly.Go
-
Changed PLVPECL, PLVDS, PLVCMOS and POFF Unit values From: W To: mWGo
-
Deleted underscore before IN+Go
-
Deleted 6 from 8006Go
-
Changed Y4 to Y1Go
-
Added tr / tf MIN, TYP, and MAX valuesGo
-
Added (Reg 0 RAM bit 9 = 0) to fREF – Diff REF_DIV Go
-
Changed graphic input namingGo
-
Changed graphic input namingGo
-
Changed REF into REF_INGo
-
Changed graphicGo
-
Changed Table 4Go
-
Changed PDDRESET to PLLRESET, in Table 4Go
-
Changed Power_Down to PD, in Table 4Go
-
Changed PRI_IN to REF_IN in Figure 19Go
-
Changed PRI_IN to REF_INGo
-
Changed PRI_IN to REF_INGo
-
Changed part number errorGo
-
Changed REFERENCE to REF_IN and AUXILARY to AUX_IN, Table 16Go
-
Changed power to currentGo
-
Changed the description of bits 0 - 5 To: TI Test Registers. For TI Use Only in Table 19Go