DLPU041G April 2016 – July 2024 DLPC230-Q1 , DLPC230S-Q1
The main application performs training of the high speed sub-LVDS data eye while the DMD high-speed interface is in use. This maintains optimized clock alignment over environmental conditions such as temperature. Every pin on the high-speed and low-speed bus is exercised during this tuning process, so any connection faults should be detected by the training. The training results are read back on the low-speed bus. If no valid training data is found for one or more lanes, the main application will take action.