DLPU100B May 2020 – June 2024 DLP2021-Q1 , DLP3021-Q1
PIN | I/O | DESCRIPTION | ||
---|---|---|---|---|
NAME | NUMBER | POWER | TYPE | |
D0 | L14 | 1.8V | O | DMD data pins |
D1 | L13 | 1.8V | O | |
D2 | J14 | 1.8V | O | |
D3 | K12 | 1.8V | O | |
D4 | H12 | 1.8V | O | |
D5 | K13 | 1.8V | O | |
D6 | G14 | 1.8V | O | |
D7 | H14 | 1.8V | O | |
D8 | H13 | 1.8V | O | |
D9 | G12 | 1.8V | O | |
D10(1) | F14 | 1.8V | O | |
D11(1) | E12 | 1.8V | O | |
D12(1) | E13 | 1.8V | O | |
D13(1) | F13 | 1.8V | O | |
D14(1) | D14 | 1.8V | O | |
DCLK | B14 | 1.8V | O | DMD data clock (DDR) |
TRC | C14 | 1.8V | O | DMD data toggle rate control |
LOADB | C13 | 1.8V | O | DMD data load signal (active low) |
SAC BUS | M14 | 1.8V | O | DMD SAC bus data |
SAC CLK | N13 | 1.8V | O | DMD SAC bus clock |
DAD BUS | N14 | 1.8V | O | DMD DAD bus data |
DMD TDO(1) | P12 | 1.8V | I | DMD interface test data input. Signal connected to DMD JTAG
interface to allow the verification of the interface. This signal
connects to the DMD JTAG TDO. Includes an internal pullup resister.
DMD JTAG functionality is not implemented in the FPGA design. This pin can be left disconnected. |
DMD TDI(1) | P10 | 1.8V | O | DMD interface test data output. Signal connected to DMD JTAG
interface to allow the verification of the interface. This signal
connects to the DMD JTAG TDI. DMD JTAG functionality is not implemented in the FPGA design. This pin can be left disconnected. |
DMD TCK(1) | P11 | 1.8V | O | DMD interface test data input. Signal connected to DMD JTAG
interface to allow the verification of the interface. This signal
connects to the DMD JTAG TDO. DMD JTAG functionality is not implemented in the FPGA design. This pin can be left disconnected. |
DMD TMS(1) | M10 | 1.8V | O | DMD interface test mode. Signal connected to DMD JTAG interface
to allow the verification of the interface. DMD JTAG functionality is not implemented in the FPGA design. This pin can be left disconnected. |
RESET OEZ | P13 | 1.8V | O | DMD DAD output enable (active low). A pullup to the 1.8-V rail for the DMD interface is needed to keep this signal inactive when tri-stated. |
SCTRL | A13 | 1.8V | O | DMD data serial control signal |
RESET STROBE | M12 | 1.8V | O | DMD DAD bus strobe |