DLPU100B May 2020 – June 2024 DLP2021-Q1 , DLP3021-Q1
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
fclock | Clock frequency, DCLK and SAC CLK | 80 | 82 | MHz | |
twh | Pulse width high, DCLK and SAC CLK (50% reference points) | 5 | ns | ||
twl | Pulse width low, DCLK and SAC CLK (50% reference points) | 5 | ns | ||
tt | Transition time, all signals (20% to 80% reference points) | 0.5 | 2.5 | ns | |
tsu | Output setup time – D(14:0), SCTRL, LOADB and TRC relative to rising and falling edges of DCLK (50% reference points) | 1.5 | ns | ||
th | Output hold time – D(14:0), SCTRL, LOADB and TRC relative to rising and falling edges of DCLK (50% reference points) | 1.5 | ns | ||
tclkdat | Clock to data output delay | –1.5 | 1.5 | ns |