JAJS012J October 2004 – November 2018 TPS75003
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Supply and Logic | ||||||
VINX | Input Voltage Range
(IN1, IN2, IN3)(1) |
2.2 | 6.5 | V | ||
IQ | Quiescent Current, IQ = IDGND + IAGND | IOUT1 = IOUT2 = 0mA, IOUT3 = 1mA | 75 | 150 | μA | |
ISHDN | Shutdown Supply Current | VEN1 = VEN2 = VEN3 = 0V | 0.05 | 3 | μA | |
VIH1, 2 | Enable High, enabled
(EN1, EN2) |
1.4 | VINX | V | ||
VIH3 | Enable High, enabled (EN3) | 1.14 | VIN3 | V | ||
VILX | Enable Low, shutdown
(EN1, EN2, EN3) |
0 | 0.3 | V | ||
IENX | Enable pin current
(EN1, EN2, EN3) |
0.01 | 0.5 | μA | ||
Buck Controllers 1 and 2 | ||||||
VOUT1,2 | Adjustable Output Voltage Range(2) | VFBX | VINX | V | ||
VFB1,2 | Feedback Voltage (FB1, FB2) | 1.220 | V | |||
Feedback Voltage Accuracy(1)
(FB1, FB2) |
–2% | 2% | ||||
IFB1,2 | Current into FB1, FB2 pins | 0.01 | 0.5 | μA | ||
VIS1,2 | Reference Voltage for Current Sense | 80 | 100 | 120 | mV | |
IIS1,2 | Current into IS1, IS2 Pins | 0.01 | 0.5 | μA | ||
ΔVOUT%/ΔVIN | Line Regulation(1) | Measured with the circuit in Figure 18,
VOUT + 0.5V ≤ VIN ≤ 6.5V |
0.1 | %/V | ||
ΔVOUT%/ΔIOUT | Load Regulation | Measured with the circuit in Figure 18,
30mA ≤ I OUT ≤ 2A |
0.6 | %/A | ||
n1,2 | Efficiency(3) | Measured with the circuit in Figure 18, IOUT = 1A | 94% | |||
tSTR1,2 | Startup Time(3) | Measured with the circuit in Figure 18,
RL = 6Ω, COUT = 100μF, CSS = 2.2nF |
5 | ms | ||
RDS,ON1,2 | Gate Driver P-Channel and N-Channel MOSFET On-Resistance | VIN1,2 > 2.5V | 4 | Ω | ||
VIN1,2 = 2.2V | 6 | |||||
ISW1,2 | Gate Driver P-Channel and N-Channel MOSFET Drive Current | 100 | mA | |||
tON | Minimum On Time | 1.36 | 1.55 | 1.84 | μs | |
tOFF | Minimum Off Time | 0.44 | 0.65 | 0.86 | μs | |
LDO | ||||||
VOUT3 | Output Voltage Range | 1 | 6.5 – VDO | V | ||
VFB3 | Feedback Pin Voltage | 0.507 | V | |||
Feedback Pin Voltage Accuracy(1) | 2.95V ≤ VIN3 ≤ 6.5V
1mA ≤ IOUT3 ≤ 300mA |
–4% | 4% | |||
ΔVOUT%/ΔVIN | Line Regulation(1) | VOUT3 + 0.5V ≤ VIN3 ≤ 6.5V | 0.075 | %/V | ||
ΔVOUT%/ΔIOUT | Load Regulation | 10mA ≤ IOUT3 ≤ 300mA | 0.01 | %/mA | ||
VDO | Dropout Voltage
(VIN = VOUT(NOM) – 0.1)(4) |
IOUT3 = 300mA | 250 | 350 | mV | |
ICL3 | Current Limit | VOUT = 0.9 x VOUT(NOM) | 375 | 600 | 1000 | mA |
IFB3 | Current into FB3 pin | 0.03 | 0.1 | μA | ||
Vn | Output Noise | BW = 100Hz – 100kHz,
IOUT3 = 300mA |
400 | μVRMS | ||
tSD | Thermal Shutdown Temperature for LDO | Shutdown, Temp Increasing | 175 | °C | ||
Reset, Temp Decreasing | 160 | |||||
UVLO | Under-Voltage Lockout Threshold | VIN Rising | 1.80 | V | ||
Under-Voltage Lockout Hysteresis | VIN Falling | 100 | mV |