JAJS012J October 2004 – November 2018 TPS75003
PRODUCTION DATA.
Table 5 lists the design requirements that are met by the application shown in Figure 18
PARAMETER | DESCRIPTION | VALUE | UNIT |
---|---|---|---|
VIN | Input power supply to all regulators: BUCK1 (IN1), BUCK2 (IN2), and LDO (IN3) | 3.3 to 6.5 | V |
VOUT1 | Output of BUCK1 regulator
VCCINT, core rail power for the FPGA |
1.2 | V |
IOUT1 | Load current of FPGA for VCCINT rail | 2 | A |
VOUT2 | Output of BUCK2 regulator
VCCO, I/O rail power for the FPGA |
3.3 | V |
IOUT2 | Load current of FPGA for VCCO rail | 2 | A |
VOUT3 | Output of LDO regulator
VCCAUX, auxiliary rail power for the FPGA |
2.5 | V |
IOUT3 | Load current of FPGA for VCCAUX rail | 300 | mA |