JAJSCC4A July 2016 – January 2024 DS90UB964-Q1
PRODUCTION DATA
For the typical design application, use the parameters listed in Table 6-3.
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
VDDIO | 1.8V or 3.3V |
VDD11 | 1.1V |
VDD18 | 1.8V |
AC-Coupling Capacitor for STP with 933A / 913A: RIN[3:0]± | 100nF (50V/X7R/0402) |
AC-Coupling Capacitor for Coaxial with 933A / 913A: RIN[3:0]+ | 100nF (50V/X7R/0402) |
AC-Coupling Capacitor for Coaxial with 933A / 913A: RIN[3:0]- | 47nF (50V/X7R/0402) |
The SER/DES supports only AC-coupled interconnects through an integrated DC-balanced decoding scheme. External AC-coupling capacitors must be placed in series in the FPD-Link III signal path as shown in Figure 6-3. For applications using single-ended 50Ω coaxial cable, terminate the unused data pins (RIN0–, RIN1–, RIN2–, RIN3–) with an AC-coupling capacitor and a 50Ω resistor.
For high-speed FPD–Link III transmissions, use the smallest available package for the AC-coupling capacitor to help minimize degradation of signal quality due to package parasitics.