JAJSCL6A November 2016 – January 2022 UCC20520
PRODUCTION DATA
Figure 9-5 and Figure 9-6 shows the bench test waveforms for the design example shown in Figure 9-1 under these conditions: VCC = 5 V, VDD = 20 V, fSW = 100 kHz, VDC-Link = 0 V.
Channel 1 (Blue): UCC20520 PWM pin signal.
Channel 2 (Red): Gate-source signal on the high side power transistor.
Channel 3 (Green): Gate-source signal on the low side power transistor.
In Figure 9-5, PWM is sent with 50% duty-cycle signals. The gate drive signals on the power transistor have a 250-ns dead time, shown in the measurement section of Figure 9-5.
Figure 9-6 shows a zoomed-in version of the waveform of Figure 9-5, with measurements for propagation delay and rising/falling time. Cursors are also used to measure dead time. Importantly, the output waveform is measured between the power transistors’ gate and source pins, and is not measured directly from the driver OUTA and OUTB pins. Due to the split on and off resistors (RON,ROFF) and different sink and source currents, different rising (16 ns) and falling time (9 ns) are observed in Figure 9-6.