JAJSCS2B July 2016 – June 2018 SN65DSI85-Q1
PRODUCTION DATA.
Table 57 lists the design parameters for SN65DSI85-Q1.
DESIGN PARAMETER | EXAMPLE VALUE |
---|---|
VCC | 1.8 V (±5%) |
PANEL INFORMATION | |
LVDS Output Clock Frequency | 154 MHz |
Resolution | 2560 x 1600 |
Color Bit Depth (6 bpc or 8 bpc) | 8-bit |
Number of LVDS Lanes | 2 × [4 Data lanes + 1 Clock lane] |
DSI INFORMATION | |
Number of DSI Lanes | 2 × [4 Data Lanes + 1 Clock Lane] |
DSI Input Clock Frequency | 500 MHz |