JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The GLBL_SYNC_SYSREF Register provides software control of the SYSREF and SYNC features. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | EN_SYNC_PIN_FUNC | RW | 0 | Enable SYNC_SYSREF features at SYNC pin. |
[6] | RSRVD | - | - | Reserved. |
[5] | GLOBAL_CONT_SYSREF | RW | 0 | Enable continuous SYSREF. |
[4] | GLOBAL_SYSREF | RWSC | 0 | Trigger SYSREF. Self-clearing. |
[3] | INV_SYNC_INPUT_SYNC_CLK | RW | 0 | Invert the internal synchronization clock for SYNC input sync (For PLL1 N- and R-Divider Reset) |
[2:1] | SYNC_PIN_FUNC[1:0] | RW | 0x0 | SYNC input pin function.
SYNC_PIN_FUNC– Function 00– SYNC output channels 01– Sysref Request 10– Reset PLL1 N- and R-Divider 11– Reserved |
[0] | GLOBAL_SYNC | RW | 0 | Global SW SYNC. Writing 1 puts the Device into SYNC mode. Writing 0 exits SYNC mode. |