JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The OUTCH78CNTRL1 Register controls Output CH7_8. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:2] | OUTCH8_DRIV_MODE[5:0] | RW | 0x18 | OUTCH8 Clock Driver Mode Setting.
0 - Power down 16 - HSDS 4 mA 20 - HSDS 6 mA 24 - HSDS 8 mA 59 - HCSL 8 mA 63 - HCSL 16 mA |
[1] | DIV_DCC_EN_CH7_8 | RW | 0 | Output CH7_8 Divider Duty Cycle Correction Enable |
[0] | OUTCH78_DIV_CLKEN | RW | 1 | OUTCH78 Channel Divider Clock Enable. Enables output channel PLL Clock Buffer. |