JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The OUTCH_DIV_INV Register controls inversion of the dividier output clock. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | OUTCH10_DIV_INV | RW | 0 | OUTCH10 Divider Output Invert. When OUTCH10_DIV_INV is 1 the divider output for channel 10 is inverted. |
[6] | OUTCH9_DIV_INV | RW | 0 | OUTCH9 Divider Output Invert. When OUTCH9_DIV_INV is 1 the divider output for channel 9 is inverted. |
[5] | OUTCH78_DIV_INV | RW | 0 | OUTCH78 Divider Output Invert. When OUTCH78_DIV_INV is 1 the divider output for channels 7 and 8 is inverted. |
[4] | OUTCH6_DIV_INV | RW | 0 | OUTCH6 Divider Output Invert. When OUTCH6_DIV_INV is 1 the divider output for channel 6 is inverted. |
[3] | OUTCH5_DIV_INV | RW | 0 | OUTCH5 Divider Output Invert. When OUTCH5_DIV_INV is 1 the divider output for channel 5 is inverted. |
[2] | OUTCH34_DIV_INV | RW | 0 | OUTCH34 Divider Output Invert. When OUTCH34_DIV_INV is 1 the divider output for channels 3 and 4 is inverted. |
[1] | OUTCH2_DIV_INV | RW | 0 | OUTCH2 Divider Output Invert. When OUTCH2_DIV_INV is 1 the divider output for channel 2 is inverted. |
[0] | OUTCH1_DIV_INV | RW | 0 | OUTCH1 Divider Output Invert. When OUTCH1_DIV_INV is 1 the divider output for channel 1 is inverted. |