JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The PLL2_CTRL0 Register provides control of PLL2 features. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:5] | RSRVD | - | - | Reserved. |
[4] | PLL2_VCO_PRESC_LOW_POWER | RW | 0 | PLL2 Prescaler Low Power Mode. |
[3] | PLL2_BYP_OSC | RW | 0 | Clock Source for Oscout Buffer.
PLL2_BYP_OSC– Oscout Clock Source 0– PLL2 Output 1– PLL2 Input |
[2] | PLL2_BYP_TOP | RW | 0 | Clock Source for Top Outputs.
PLL2_BYP_TOP– Top Outputs Clock Source 0– PLL2 Output 1– PLL2 Input |
[1] | PLL2_BYP_BOT | RW | 0 | Clock Source for Bottom Outputs.
PLL2_BYP_BOT– Bottom Outputs Clock Source 0– PLL2 Output 1– PLL2 Input |
[0] | PLL2_GLOBAL_BYP | RW | 0 | PLL2 Global Bypass Enable.
PLL2_GLOBAL_BYP– PLL2 Input Clock Source 0– OSCin 1– CLKIN0..1 |