[7:5] |
STATUS0_MUX_SEL[2:0] |
RW |
0x4 |
STAT0 Output Mux Select. When selecting PLL1 or 2 REF/FB clock, also set corresponding PLLx_TSTMODE_REF_FB_EN bit.
STATUS0_MUX_SEL - STATUS0 Output
000 - PLL1 REF CLK
001 - PLL2 REF CLK
010 - PLL1 FB (SYS) CLK
011 - PLL2 FB (SYS) CLK
1XX - Signal selected by STATUS0_INT_MUX (digital) |
[4] |
STATUS0_OUTPUT_MUTE |
RW |
0 |
STATUS0 Output Mute. When STATUS0_OUTPUT_MUTE is 1 the STATUS0 output driver is forced to 0 if it is enabled. |
[3] |
STATUS0_OUTPUT_INV |
RW |
0 |
STATUS0 Output Invert. When STATUS0_OUTPUT_INV is 1 the STATUS0 output is inverted. |
[2] |
STATUS0_OUTPUT_WEAK_DRIVE |
RW |
0 |
STATUS0 Output Weak drivestrength. When STATUS0_OUTPUT_WEAK DRIVE is 1 the STATUS0 output is configured with a lower slew rate. |
[1] |
STATUS0_EN_PULLUP |
RW |
0 |
STATUS0 Pullup Enable. When STATUS0_PULLUPEN_EN is 1 a pullup resistor is activated. |
[0] |
STATUS0_EN_PULLDOWN |
RW |
0 |
STATUS0 Pulldown Enable. When STATUS0_PULLDWN_EN is 1 a pulldown resistor is activated. |