JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The IOTEST_CLKINSEL1 Register provides control of the CLKINSEL1 driver test features. Return to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7:6] | RSRVD | - | - | Reserved. |
[5] | CLKINSEL1_ENB_INSTAGE | RW | 0 | CLKINSEL1 Input Stage Enable BAR. When CLKINSEL1_INPUT_ENB is 0 the CLKINSEL1 Input stage is enabled. |
[4] | CLKINSEL1_EN_ML_INSTAGE | RW | 0 | CLKINSEL1 Input Stage Enable Multi-level. When CLKINSEL1_INPUT_ENML is 1 the input stage is configured for multi-level mode. |
[3:2] | RSRVD | - | - | Reserved. |
[1] | CLKINSEL1_INPUT_Y12 | R | 0 | CLKINSEL1 Input Y12 Value. Indicates the logic level present on the CLKINSEL1 Y12 (high-level) pin. |
[0] | CLKINSEL1_INPUT_M12 | R | 0 | CLKINSEL1 Input M12 Value. Indicates the logic level present on the CLKINSEL1 M12 (mid-level) pin. |