JAJSCX6B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
The PLL1_TSTMODE Register supports PLL1 Test by enabling output of PLL1 phase detector inputs.Back to Register Map.
BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
[7] | PLL1_TSTMODE_REF_FB_EN | RW | 0 | Set this bit when STATUS0_MUX_SEL, STATUS1_MUX_SEL, or SYNC_MUX_SEL selects a PLL1 REF clock or FB (SYS) clock output.
0: PLL1 REF or PLL1 FB (SYS) clock not selected by any mux 1: PLL1 REF or PLL1 FB (SYS) clock selected by at least one mux |
[6:0] | RSRVD | RW | 0 | Reserved. |